New configuration memory cells for FPGA in nano-scaled CMOS technology

被引:3
作者
Mazreah, Arash Azizi [2 ]
Shalmani, Mohammad T. Manzuri [1 ]
机构
[1] Sharif Univ Technol, Dept Comp Engn, Tehran, Iran
[2] Islamic Azad Univ, Dept Comp Engn, Sci & Res Branch, Tehran, Iran
关键词
Configuration memory cell; Particle strike; Critical charge; Soft error rate; Leakage current; Cell area; SINGLE-EVENT UPSETS; SRAM; DESIGN;
D O I
10.1016/j.mejo.2011.07.008
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In nano-scaled CMOS technology, the reduction of soft error rate and leakage current are the most important challenges in designing Field Programmable Gate Arrays (FPGA). To overcome these challenges, based on the observations that most configuration bit-streams of FPGA are zeros across different designs and that configuration memory cells are not directly involved with signal propagation delays in FPGA, this paper presents three new low-leakage and hardened configuration memory cells for nano-scaled CMOS technology. These cells are completely hardened when zeros are stored in the cells and cannot flip from particle strikes at the sensitive cell nodes. These cells retain their data with leakage currents and positive feedback without a refresh cycle. Simulation results show that the proposed cells are working correctly during their configuration and idle cycles and that our cells have a lower soft error rate and leakage current in 22-nm as well as in 65-nm technologies. (C) 2011 Elsevier Ltd. All rights reserved.
引用
收藏
页码:1187 / 1207
页数:21
相关论文
共 30 条
[11]   Upset hardened memory design for submicron CMOS technology [J].
Calin, T ;
Nicolaidis, M ;
Velazco, R .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 1996, 43 (06) :2874-2878
[12]   Impact of Technology and Voltage Scaling on the Soft Error Susceptibility in Nanoscale CMOS [J].
Chandra, Vikas ;
Aitken, Robert .
23RD IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT-TOLERANCE IN VLSI SYSTEMS, PROCEEDINGS, 2008, :114-122
[13]   Mitigating soft errors in SRAM-based FPGAs by decoding configuration bits in switch boxes [J].
Ebrahimi, Hassan ;
Zamani, Morteza Saheb ;
Zarandi, Hamid R. .
MICROELECTRONICS JOURNAL, 2011, 42 (01) :12-20
[14]   Combined time and information redundancy for SEU-tolerance in energy-efficient real-time systems [J].
Ejlali, Alireza ;
Al-Hashimi, Bashir M. ;
Schmitz, Marcus T. ;
Rosinger, Paul ;
Miremadi, Seyed Ghassem .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2006, 14 (04) :323-335
[15]  
Gill B. S., 2007, P DESIGN AUTOMATION, P1
[16]   Impact of CMOS technology scaling on the atmospheric neutron soft error rate [J].
Hazucha, P ;
Svensson, C .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2000, 47 (06) :2586-2594
[17]   A Soft Error Tolerant 10T SRAM Bit-Cell With Differential Read Capability [J].
Jahinuzzaman, Shah M. ;
Rennie, David J. ;
Sachdev, Manoj .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2009, 56 (06) :3768-3773
[18]   Modeling single-event upsets in 65-nm silicon-on-insulator semiconductor devices [J].
KleinOsowski, A. J. ;
Oldiges, Phil ;
Williams, Richard Q. ;
Solomon, Paul M. .
IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2006, 53 (06) :3321-3328
[19]   A low-power four-transistor SRAM cell with a stacked vertical poly-silicon PMOS and a dual-word-voltage scheme [J].
Kotabe, A ;
Osada, K ;
Kitai, N ;
Fujioka, M ;
Kamohara, S ;
Moniwa, M ;
Morita, S ;
Saitoh, Y .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (04) :870-876
[20]   An overview of low-power techniques for field-programmable gate arrays [J].
Lamoureux, Julien ;
Luk, Wayne .
PROCEEDINGS OF THE 2008 NASA/ESA CONFERENCE ON ADAPTIVE HARDWARE AND SYSTEMS, 2008, :338-345