Through Silicon Via Reliability

被引:51
作者
Cassidy, Cathal [1 ]
Kraft, Jochen [1 ]
Carniello, Sara [1 ]
Roger, Frederic [1 ]
Ceric, Hajdin [2 ]
Singulani, Anderson Pires [2 ]
Langer, Erasmus [2 ]
Schrank, Franz [1 ]
机构
[1] Austriamicrosystems AG, A-8141 Unterpremstatten, Austria
[2] TU Vienna, Inst Microelect, A-1040 Vienna, Austria
关键词
Dielectric breakdown; reliability; three-dimensional integrated circuits; through silicon vias (TSVs);
D O I
10.1109/TDMR.2012.2189212
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Vertical integration of diverse semiconductor technologies can be achieved by utilizing interconnections through entire silicon substrates, known as through silicon vias (TSVs). TSVs present an interesting case study for reliability evaluation, given the particular fabrication technologies, geometries, and potential failure modes associated with such structures. A specific TSV technology is introduced, and key parameters for reliability assessment, such as residual stress, resistance, leakage, and dielectric breakdown, are discussed. Reliability data are presented, including the characterization of TSV parameters as a function of various accelerated lifetime stress tests, as well as assessments of the density and impact of TSV manufacturing defects. The presented data demonstrate that while the TSV is inherently quite robust, latent manufacturing defects pose a significant risk to long-term reliability. Screening methodologies, defect modes, failure analysis methods, process improvement, and correspondingly improved defect density results are discussed. The results are considered pertinent to the development and reliability of novel 3-D integrated process technologies.
引用
收藏
页码:285 / 295
页数:11
相关论文
共 23 条
[1]  
Altmann F, 2010, ISTFA 2010: CONFERENCE PROCEEDINGS FROM THE 36TH INTERNATIONAL SYMPOSIUM FOR TESTING AND FAILURE ANALYSIS, P163
[2]   A CMOS-compatible process for fabricating electrical through-vias in silicon [J].
Andry, P. S. ;
Tsang, C. ;
Sprogis, E. ;
Patel, C. ;
Wright, S. L. ;
Webb, B. C. ;
Buchwalter, L. P. ;
Manzer, D. ;
Horton, R. ;
Polastre, R. ;
Knickerbocker, J. .
56TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE 2006, VOL 1 AND 2, PROCEEDINGS, 2006, :831-+
[3]  
[Anonymous], 2007, JESD74A JEDEC SOL ST
[4]  
[Anonymous], 2010, JEP159 JEDEC SOL STA
[5]  
[Anonymous], 2009, JEP158
[6]   Through Silicon Via (TSV) defect investigations using lateral emission microscopy [J].
Cassidy, C. ;
Teva, J. ;
Kraft, J. ;
Schrank, F. .
MICROELECTRONICS RELIABILITY, 2010, 50 (9-11) :1413-1416
[7]  
Cassidy C., 2009, 2009 16th IEEE International Symposium on the Physical and Failure Analysis of Integrated Circuits (IPFA), P735, DOI 10.1109/IPFA.2009.5232734
[8]  
Cassidy C., 2011, P ITC 3D TEST EL WOR
[9]  
Garrou P. E., 2008, HDB 3D INTEGRATION, V1
[10]  
*JEDEC SOL STAT TE, 2001, JESD35A JEDEC SOL ST