Comprehensive Analysis of Gate-Induced Drain Leakage in Emerging FET Architectures: Nanotube FETs Versus Nanowire FETs

被引:31
作者
Sahay, Shubham [1 ]
Kumar, Mamidala Jagadesh [1 ]
机构
[1] IIT Delhi, Dept Elect Engn, New Delhi 110016, India
来源
IEEE ACCESS | 2017年 / 5卷
关键词
Nanotube; nanowire; band-to-band-tunneling (BTBT); gate induced drain leakage (GIDL); VOLUME DEPLETION; PERFORMANCE; ACCUMULATION; INVERSION; INSIGHT; FINFETS; DESIGN;
D O I
10.1109/ACCESS.2017.2751518
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
In this paper, we have performed a comprehensive analysis of the gate-induced drain leakage (GIDL) in emerging nanotube (NT) and nanowire (NW) FET architectures. We demonstrate that the additional lateral band-to-band-tunneling (L-BTBT) in the NTFETs owing to the core gate increases their OFF-state current compared with the NWFETs. The increased L-BTBT results in a significantly degraded performance of NTFETs when the gate lengths are scaled to the sub-10-nm regime. Therefore, the enhanced gate control offered by the NT architecture is detrimental from L-BTBT GIDL perspective. We show that although the core gate leads to a considerable increase in the gate capacitance of NTFETs, their dynamic performance improves compared with NWFETs due to the enhanced effective drive current owing to the NT architecture. In addition, we also provide the necessary design guidelines for the NTFETs and NWFETs with respect to spacer dielectric constant, intrinsic material bandgap, effective oxide thickness, supply voltage, and NT diameter from L-BTBT GIDL perspective.
引用
收藏
页码:18918 / 18926
页数:9
相关论文
共 16 条
  • [1] Physical Insights Into the Nature of Gate-Induced Drain Leakage in Ultrashort Channel Nanowire FETs
    Sahay, Shubham
    Kumar, Mamidala Jagadesh
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (06) : 2604 - 2610
  • [2] Spacer Design Guidelines for Nanowire FETs From Gate-Induced Drain Leakage Perspective
    Sahay, Shubham
    Kumar, Mamidala Jagadesh
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2017, 64 (07) : 3007 - 3015
  • [3] Comprehensive Analysis of Gate-Induced Drain Leakage in Vertically Stacked Nanowire FETs: Inversion-Mode Versus Junctionless Mode
    Hur, Jae
    Lee, Byung-Hyun
    Kang, Min-Ho
    Ahn, Dae-Chul
    Bang, Tewook
    Jeon, Seung-Bae
    Choi, Yang-Kyu
    IEEE ELECTRON DEVICE LETTERS, 2016, 37 (05) : 541 - 544
  • [4] Investigation of Gate Induced Drain Leakage in Nanotube and Nanowire: A Comprehensive Study
    Thakur, A.
    Dhiman, R.
    Wadhwa, G.
    NANO, 2023, 18 (05)
  • [5] Revisiting Lateral-BTBT Gate-Induced Drain Leakage in Nanowire FETs for 1T-DRAM
    Bashir, M. D. Yasir
    Jaiswal, Anupam Kumar
    Patel, Sharang Dhar
    Sahay, Shubham
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2024, 71 (04) : 2714 - 2720
  • [7] Insight Into Gate-Induced Drain Leakage in Silicon Nanowire Transistors
    Fan, Jiewen
    Li, Ming
    Xu, Xiaoyan
    Yang, Yuancheng
    Xuan, Haoran
    Huang, Ru
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2015, 62 (01) : 213 - 219
  • [8] Effect of OFF-State Stress on Gate-Induced Drain Leakage by Interface Traps in Buried-Gate FETs
    Lee, Geon-Beom
    Kim, Choong-Ki
    Yoo, Min-Soo
    Hur, Jae
    Choi, Yang-Kyu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2019, 66 (12) : 5126 - 5132
  • [9] Modeling of inner-outer gates and temperature dependent gate-induced drain leakage current of junctionless double-gate-all-around FET
    Kumar, Nitish
    Mishra, Aakanksha
    Gupta, Ankur
    Singh, Pushpapraj
    MICROELECTRONICS JOURNAL, 2024, 146
  • [10] Modeling and analysis of gate-induced drain leakage current in negative capacitance junctionless FinFET
    Kaushal, Shelja
    Rana, Ashwani K.
    JOURNAL OF COMPUTATIONAL ELECTRONICS, 2022, 21 (06) : 1229 - 1238