Through silicon via copper electrodeposition for 3D integration

被引:98
|
作者
Beica, Rozalia [1 ]
Sharbono, Charles [1 ]
Ritzdorf, Tom [1 ]
机构
[1] Semitool Inc, 655 West Reserve Dr, Kalispell, MT 59901 USA
关键词
D O I
10.1109/ECTC.2008.4550031
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Increasing demands for electronic devices with superior performance and functionality while reducing their sizes and weight has driven the semiconductor industry to develop more advanced packaging technologies. Among all different types of packaging technologies proposed, three-dimensional (3D) vertical integration using through silicon via (TSV) copper interconnect is currently considered one of the most advanced technologies in the semiconductor industry. This paper describes the different materials and processes applied for TSV, with focus on copper electrodeposition, the advantages as well as difficulties associated with this technology and approaches taken to overcome them. The effect of wafer design on process performance and throughput, including necessary process optimizations that are required for achieving void-free via filling while reducing the processing time, will be discussed.
引用
收藏
页码:577 / +
页数:3
相关论文
共 50 条
  • [21] Processing and Integration Considerations for Successful Copper Electrodeposition in 3D IC Applications
    Papanu, J. S.
    Cogorno, M.
    Erickson, D.
    PROCESSING MATERIALS OF 3D INTERCONNECTS, DAMASCENE AND ELECTRONICS PACKAGING, 2012, 41 (43): : 61 - 72
  • [22] Reliable Via-Middle Copper Through-Silicon Via Technology for 3-D Integration
    Beyne, Eric
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2016, 6 (07): : 985 - 994
  • [23] High Speed Copper Electrodeposition for Through Silicon Via(TSV)
    Hayashi, Taro
    Kondo, Kazuo
    Takeuchi, Minoru
    Suzuki, Yushi
    Saito, Takeyasu
    Okamoto, Naoki
    Marunaka, Masao
    Tsuchiya, Takayuki
    Bunya, Masaru
    PROCESSING MATERIALS OF 3D INTERCONNECTS, DAMASCENE AND ELECTRONICS PACKAGING, 2012, 41 (43): : 45 - 51
  • [24] High Speed Through Silicon Via Filling by Copper Electrodeposition
    Kondo, Kazuo
    Suzuki, Yushi
    Saito, Takeyasu
    Okamoto, Naoki
    Takauchi, Minoru
    ELECTROCHEMICAL AND SOLID STATE LETTERS, 2010, 13 (05) : D26 - D28
  • [25] High Speed Copper Electrodeposition for Through Silicon Via(TSV)
    Kondo, Kazuo
    Suzuki, Yushi
    Saito, Takeyasu
    Okamoto, Naoki
    PROCESSING, MATERIALS, AND INTEGRATION OF DAMASCENE AND 3D INTERCONNECTS, 2010, 25 (38): : 127 - 131
  • [26] Electrochemical investigations for copper electrodeposition of through-silicon via
    Tsai, Tzu-Hsuan
    Huang, Jui-Hsiung
    MICROELECTRONIC ENGINEERING, 2011, 88 (02) : 195 - 199
  • [27] 3D silicon integration
    Knickerbocker, J. U.
    Andry, P. S.
    Dang, B.
    Horton, R. R.
    Patel, C. S.
    Polastre, R. J.
    Sakuma, K.
    Sprogis, E. S.
    Tsang, C. K.
    Webb, B. C.
    Wright, S. L.
    58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS, 2008, : 538 - +
  • [28] Through-silicon-via Architecture of 3D Integration for Superconducting Quantum Computing Application
    Yu, Jiexun
    Wang, Qian
    Zheng, Yao
    Song, Changming
    Fang, Junpeng
    Li, Tiefu
    Wu, Haihua
    Wang, Zheyao
    Cai, Jian
    2023 IEEE 73RD ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE, ECTC, 2023, : 1844 - 1851
  • [29] Electrical Testing of Blind Through-Silicon Via (TSV) for 3D IC Integration
    Hung, Jui-Feng
    Lau, John H.
    Chen, Peng-Shu
    Wu, Shih-Hsien
    Lai, Shinn-Juh
    Li, Ming-Lin
    Sheu, Shyh-Shyuan
    Tzeng, Pei-Jer
    Lin, Zhe-Hui
    Ku, Tzu-Kun
    Lo, Wei-Chung
    Kao, Ming-Jer
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 564 - 570
  • [30] Structure Optimization of Through Silicon Via (TSV) Interconnect as Transmission Channel for 3D Integration
    Rahman, Toyobur
    Yan, Zhaowen
    Miao, Jungang
    Youcef, Hacene
    2013 5TH IEEE INTERNATIONAL SYMPOSIUM ON MICROWAVE, ANTENNA, PROPAGATION AND EMC TECHNOLOGIES FOR WIRELESS COMMUNICATIONS (MAPE), 2013, : 668 - 671