Through silicon via copper electrodeposition for 3D integration

被引:98
作者
Beica, Rozalia [1 ]
Sharbono, Charles [1 ]
Ritzdorf, Tom [1 ]
机构
[1] Semitool Inc, 655 West Reserve Dr, Kalispell, MT 59901 USA
来源
58TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE, PROCEEDINGS | 2008年
关键词
D O I
10.1109/ECTC.2008.4550031
中图分类号
T [工业技术];
学科分类号
08 ;
摘要
Increasing demands for electronic devices with superior performance and functionality while reducing their sizes and weight has driven the semiconductor industry to develop more advanced packaging technologies. Among all different types of packaging technologies proposed, three-dimensional (3D) vertical integration using through silicon via (TSV) copper interconnect is currently considered one of the most advanced technologies in the semiconductor industry. This paper describes the different materials and processes applied for TSV, with focus on copper electrodeposition, the advantages as well as difficulties associated with this technology and approaches taken to overcome them. The effect of wafer design on process performance and throughput, including necessary process optimizations that are required for achieving void-free via filling while reducing the processing time, will be discussed.
引用
收藏
页码:577 / +
页数:3
相关论文
共 15 条
  • [1] Beica R., 2008, COPPER ELECTRODEPOSI
  • [2] Full copper wiring in a sub-0.25 μm CMOS ULSI technology
    Edelstein, D
    Heidenreich, J
    Goldblatt, R
    Cote, W
    Uzoh, C
    Lustig, N
    Roper, P
    McDevitt, T
    Motsiff, W
    Simon, A
    Dukovic, J
    Wachnik, R
    Rathore, H
    Schulz, R
    Su, L
    Luce, S
    Slattery, J
    [J]. INTERNATIONAL ELECTRON DEVICES MEETING - 1997, TECHNICAL DIGEST, 1997, : 773 - 776
  • [3] Jang DM, 2007, ELEC COMP C, P847
  • [4] KIM B, 2007, SEMICONDUCTOR IN FEB
  • [5] KIM B, 2006, SEMICONDUCTOR EQUIPM
  • [6] KLUMPP A, 2006, INTEGRATION TECHNOLO
  • [7] LASSIG S, 2007, SOLID STATE TECH DEC
  • [8] SCHLESINGER M, 2000, MODERN ELECTROPLATIN, P661
  • [9] SCHMAUCH D, 2006, PAN PAC MICR S JAN
  • [10] High-aspect-ratio copper via filling used for three-dimensional chip stacking
    Sun, JJ
    Kondo, K
    Okamura, T
    Oh, SJ
    Tomisaka, M
    Yonemura, H
    Hoshino, M
    Takahashi, K
    [J]. JOURNAL OF THE ELECTROCHEMICAL SOCIETY, 2003, 150 (06) : G355 - G358