A 45-nm bulk CMOS embedded SRAM with improved immunity against process and temperature variations

被引:43
作者
Nii, Koji [1 ]
Yabuuchi, Makoto [1 ]
Tsukamoto, Yasumasa [1 ]
Ohbayashi, Shigeki [1 ]
Imaoka, Susumu [2 ]
Makino, Hiroshi [1 ]
Yamagami, Yoshmobu [3 ]
Ishikura, Satoshi [3 ]
Terano, Toshio [3 ]
Oashi, Toshiyuki [1 ]
Hashimoto, Keiji [1 ]
Sebe, Akio [3 ]
Okazaki, Gen [3 ]
Satomi, Katsuji [3 ]
Akamatsu, Hironori [3 ]
Shinohara, Hirofumi [1 ]
机构
[1] Renesas Technol Corp, Itami, Hyogo 6640005, Japan
[2] Renesas Design Corp, Itami, Hyogo 6640005, Japan
[3] Matsushita Elect Ind Co Ltd, Kyoto 6178520, Japan
关键词
assist circuit; 45-nm bulk CMOS; memory cell; read margin; SRAM; static noise margin (SNM); V-th variation; write margin;
D O I
10.1109/JSSC.2007.907998
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
The variation tolerant assist circuits of an SRAM against process and temperature are proposed. Passive resistances are introduced to the read assist circuit with replica memory transistors to lower the wordline voltage accurately reflecting the process and temperature variations. For the sake of not only enlarging the write margin but also reducing power consumption and speed overhead, the divided dynamic power-line scheme based on a charge sharing is adopted. Test chips of 512-Kb SRAM macros and isolated memory cell TEGs are fabricated using 45-nm bulk CMOS technology. Two types of 6-T SRAM cells, whose sizes were 0.245 mu m(2) and 0.327 mu m(2) were designed and evaluated. From the measurement results, we achieved over 100-mV improvement for static noise margin, and 35 mV for write margin for both SRAM cells at 1.0-V worst condition by using assist circuitry. It enables the wordline level to keep higher voltage at the slowest condition than the typical process condition, which results in 83% improvement of the cell current compared with the conventional assist circuit. Furthermore, the minimum operating voltage in the worst case condition Was improved by 170 mV, confirming a high immunity against process and temperature variations with less than 10% area overhead.
引用
收藏
页码:180 / 191
页数:12
相关论文
共 24 条
[1]  
[Anonymous], ISSCC
[2]  
[Anonymous], IEDM
[3]   The impact of intrinsic device fluctuations on CMOS SRAM cell stability [J].
Bhavnagarwala, AJ ;
Tang, XH ;
Meindl, JD .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (04) :658-665
[4]  
Croon JA, 2002, INTERNATIONAL ELECTRON DEVICES 2002 MEETING, TECHNICAL DIGEST, P307, DOI 10.1109/IEDM.2002.1175840
[5]  
Fukutome H, 2006, INT EL DEVICES MEET, P25
[6]  
HAYASHI T, 2005, IEDM, P906
[7]   Variability in sub-100nm SRAM designs [J].
Heald, R ;
Wang, P .
ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, :347-352
[8]  
Khellah M., 2006, S VLSI CIRC, P9
[9]   A 256-Kb dual-VCC SRAM building block in 65-nm CMOS process with actively clamped sleep transistor [J].
Khellah, Muhammad ;
Somasekhar, Dinesh ;
Ye, Yibin ;
Kim, Nam Sung ;
Howard, Jason ;
Ruhl, Greg ;
Sunna, Murad ;
Tschanz, James ;
Borkar, Nitin ;
Hamzaoglu, Fatih ;
Pandya, Gunjan ;
Farhang, Ali ;
Zhang, Kevin ;
De, Vivek .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (01) :233-242
[10]  
MORITA Y, 2006, S VLSI CIRCUITS, P13, DOI DOI 10.1109/VLSIC.2006.1705288