Nop Compression Scheme for High Speed DSPs Based on VLIW Architecture

被引:0
作者
Jin, Taisong [1 ]
Ahn, Minwook [1 ]
Yoo, Donghoon [1 ]
Suh, Dongkwan [1 ]
Choi, Yoonsco [1 ]
Kim, Do-Hyung [1 ]
Lee, Shihwa [1 ]
机构
[1] Samsung Adv Inst Technol, Suwon, South Korea
来源
2014 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE) | 2014年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
VLIW (Very Long Instruction Word) is one of the most popular architectures in embedded systems because it has features of low power consumption and low hardware cost. Due to the nature of VLIW architecture such as bundled instructions and large register files, VLIW processors are running with large size of instruction codes in relatively low clock frequency. However compact instruction size and high clock frequency are the most important requirements of modern embedded consumer electronics. In this paper we propose a novel instruction compression scheme to solve the addressed problem. The experiment shows that the proposed scheme can reduce instruction size by 23% and improve clock frequency by 25% in average comparing with conventional compression schemes.
引用
收藏
页码:306 / 307
页数:2
相关论文
共 50 条
  • [21] On the use of time-frequency domains for the improvement of the Stochastic Matched Filter Pulse Compression scheme with a High Speed Computing Architecture
    Courmontagne, Philippe
    Julien, Gregory
    Bouhier, Marie Edith
    [J]. OCEANS 2010, 2010,
  • [22] A Reconfigurable Block Cryptographic Processor Based on VLIW Architecture
    LI Wei
    ZENG Xiaoyang
    NAN Longmei
    CHEN Tao
    DAI Zibin
    [J]. 中国通信, 2016, 13 (01) : 91 - 99
  • [23] FR-V chip based on VLIW architecture
    Anon
    [J]. Electronic Product Design, 2001, 22 (04):
  • [24] An instruction set architecture based code compression scheme for embedded processors
    Menon, SK
    Shankar, P
    [J]. DCC 2005: Data Compression Conference, Proceedings, 2005, : 470 - 470
  • [25] A Reconfigurable Block Cryptographic Processor Based on VLIW Architecture
    LI Wei
    ZENG Xiaoyang
    NAN Longmei
    CHEN Tao
    DAI Zibin
    [J]. China Communications, 2016, (01) : 91 - 99
  • [26] A Reconfigurable Block Cryptographic Processor Based on VLIW Architecture
    Li Wei
    Zeng Xiaoyang
    Nan Longmei
    Chen Tao
    Dai Zibin
    [J]. CHINA COMMUNICATIONS, 2016, 13 (01) : 91 - 99
  • [27] ASIP for Elliptic Curve Cryptography Based on VLIW Architecture
    Yang Xiaohui
    Dai Zibin
    Zhang Jun
    Zhang Yongfu
    [J]. CHINA COMMUNICATIONS, 2010, 7 (04) : 161 - 166
  • [28] Preprocessing scheme of intelligent assembly for a high performance VLIW DSP
    Hu, Yonghua
    Chen, Shuming
    Huang, Jie
    [J]. SECOND INTERNATIONAL CONFERENCE ON CLOUD AND GREEN COMPUTING / SECOND INTERNATIONAL CONFERENCE ON SOCIAL COMPUTING AND ITS APPLICATIONS (CGC/SCA 2012), 2012, : 187 - 190
  • [29] High-Speed Power-Efficient Coarse-Grained Convolver Architecture using Depth-First Compression Scheme
    Wu, Yi-Lin
    Lu, Yi
    Huang, Juinn-Dar
    [J]. 2020 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2020,
  • [30] A scalable DSP-architecture for high-speed color document compression
    Thierschmann, M
    Barthel, KU
    Martin, UE
    [J]. DOCUMENT RECOGNITION AND RETRIEVAL VIII, 2001, 4307 : 158 - 166