Nop Compression Scheme for High Speed DSPs Based on VLIW Architecture

被引:0
作者
Jin, Taisong [1 ]
Ahn, Minwook [1 ]
Yoo, Donghoon [1 ]
Suh, Dongkwan [1 ]
Choi, Yoonsco [1 ]
Kim, Do-Hyung [1 ]
Lee, Shihwa [1 ]
机构
[1] Samsung Adv Inst Technol, Suwon, South Korea
来源
2014 IEEE INTERNATIONAL CONFERENCE ON CONSUMER ELECTRONICS (ICCE) | 2014年
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
VLIW (Very Long Instruction Word) is one of the most popular architectures in embedded systems because it has features of low power consumption and low hardware cost. Due to the nature of VLIW architecture such as bundled instructions and large register files, VLIW processors are running with large size of instruction codes in relatively low clock frequency. However compact instruction size and high clock frequency are the most important requirements of modern embedded consumer electronics. In this paper we propose a novel instruction compression scheme to solve the addressed problem. The experiment shows that the proposed scheme can reduce instruction size by 23% and improve clock frequency by 25% in average comparing with conventional compression schemes.
引用
收藏
页码:306 / 307
页数:2
相关论文
共 50 条