Information Theoretic Modeling and Analysis for Global Interconnects With Process Variations

被引:2
|
作者
Denic, Stojan Z. [1 ]
Vasic, Bane [1 ]
Charalambous, Charalambos D. [2 ]
Chen, Jifeng [1 ]
Wang, Janet M. [1 ]
机构
[1] Univ Arizona, Dept Elect & Comp Engn, Tucson, AZ 85721 USA
[2] Univ Cyprus, Dept Elect & Comp Engn, CY-1678 Nicosia, Cyprus
关键词
Achievable rate; bit error rate process variations; global interconnect; information theory; CROSSTALK AVOIDANCE; BUFFER; METHODOLOGY; CAPACITY; DECODER; DESIGN; CODES;
D O I
10.1109/TVLSI.2009.2033933
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
As the CMOS semiconductor technology enters nanometer regime, interconnect processes must be compatible with device roadmaps and meet manufacturing targets at the specified wafer size. The resulting ubiquitous process variations cause errors in data delivering through interconnects. This paper proposes an Information Theory based design method to accommodate process variations. Different from the traditional delay based design metric, the current approach uses achievable rate to relate interconnect designs directly to communication applications. More specifically, the data communication over a typical interconnect, a bus, subject to process variations ("uncertain" bus), is defined as a communication problem under uncertainty. A data rate, called the achievable rate, is computed for such a bus, which represents the lower bound on the maximal data rate attainable over the bus. When a data rate applied over the bus is smaller than the achievable data rate, a reliable communication can be guaranteed regardless of process variations, i.e., a bit error rate arbitrarily close to zero is achievable. A single communication strategy to combat the process variations is proposed whose code rate is equal to the computed achievable rate. The simulations show that the variations in the interconnect resistivity could have the most harmful effect regarding the achievable rate reduction. Also, the simulations illustrate the importance of taking into account bus parasitic parameters correlations when measuring the influence of the process variations on the achievable rates.
引用
收藏
页码:397 / 410
页数:14
相关论文
共 50 条
  • [1] Modeling and Analysis of Electrothermal Effects on Global ULSI Interconnects
    Li, Xiaochun
    Tong, Jialing
    Shao, Yan
    Mao, Junfa
    2010 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGE & SYSTEMS SYMPOSIUM, 2010,
  • [2] Stochastic analysis for crosstalk noise of coupled interconnects with process variations
    Li, Xin
    Wang, Janet M.
    Tang, Weiqing
    Wu, Huizhong
    2008 IEEE INTERNATIONAL CONFERENCE ON INTEGRATED CIRCUIT DESIGN AND TECHNOLOGY, PROCEEDINGS, 2008, : 289 - +
  • [3] Analysis of crosstalk and process variations effects on on-chip interconnects
    Nigussie, Ethiopia
    Tuuna, Sampo
    Plosila, Juha
    Isoaho, Jouni
    2006 INTERNATIONAL SYMPOSIUM ON SYSTEM-ON-CHIP PROCEEDINGS, 2006, : 163 - +
  • [4] Simulation and analysis of inductive impact on VLSI interconnects in the presence of process variations
    Qi, XN
    Lo, SC
    Luo, YS
    Gyure, A
    Shahram, M
    Singhal, K
    CICC: PROCEEDINGS OF THE IEEE 2005 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2005, : 309 - 312
  • [5] Information Theoretic Capacity Analysis of Single-Walled Carbon Nanotube Bundle VLSI Interconnects
    Rahaman, Md Sajjad
    Chowdhury, Masud H.
    PROCEEDINGS OF THE 2009 12TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC 2009), 2009, : 105 - 108
  • [6] Systems theoretic process analysis of information security: the case of aadhaar
    Tarafdar, Pratik
    Bose, Indranil
    JOURNAL OF ORGANIZATIONAL COMPUTING AND ELECTRONIC COMMERCE, 2019, 29 (03) : 209 - 222
  • [7] Modeling and analysis of nonuniform substrate temperature effects on global ULSI interconnects
    Ajami, AH
    Banerjee, K
    Pedram, M
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2005, 24 (06) : 849 - 861
  • [8] Modeling, calibration, and control-theoretic analysis of the GMAW process
    Moore, KL
    Yender, R
    Tyler, J
    Naidu, DS
    PROCEEDINGS OF THE 1998 AMERICAN CONTROL CONFERENCE, VOLS 1-6, 1998, : 1747 - 1751
  • [9] Information theoretic capacity of long on-chip interconnects in the presence of crosstalk
    Singhal, Rohit
    Choi, Gwan S.
    Mahapatra, Rabi
    ISQED 2006: PROCEEDINGS OF THE 7TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2006, : 407 - +
  • [10] Information Theoretic Fuzzy Modeling for Regression
    Alvarez-Estevez, Diego
    Principe, Jose C.
    Moret-Bonillo, Vicente
    2010 IEEE INTERNATIONAL CONFERENCE ON FUZZY SYSTEMS (FUZZ-IEEE 2010), 2010,