A resource-shared VLIW processor for low-power on-chip multiprocessing in the nanometer era

被引:0
|
作者
Kobayashi, K [1 ]
Aramoto, M [1 ]
Onodera, H [1 ]
机构
[1] Kyoto Univ, Grad Sch Informat, Kyoto 6068501, Japan
来源
IEICE TRANSACTIONS ON ELECTRONICS | 2005年 / E88C卷 / 04期
关键词
parallel processing; VLIW; SMT; low power; nanometer leakage power;
D O I
10.1093/ietele/e88-c.4.552
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
We propose a low-power resource-shared VLIW processor (RSVP) for future leaky nanometer process technologies. It consists of several single-way independent processor units (IPUs) that share parallel processor resources. Each IPU works as a variable-way VLIW processor sharing the parallel resources according to priorities of given tasks. RSVP allocates shared parallel resources to the IPUs cycle by cycle. It can minimize the number of NON that is wasting power. The performance per power (P-3) of a 4-parallel 4-way RSVP that corresponds to four 4-way VLIWs is 3.7% better than a conventional 4-parallel 4-way VLIW multiprocessor in the current 90 nm process. We estimate that the RSVP achieves 36% less leakage power and 28% better P-3 in the future 25 nm process. We have fabricated an RSVP test chip that contains two IPU and a shared resource equivalent to two 2way VLIWs in a 180 nm process. It is functional at 100 MHz clock speed and its power is 130 mW.
引用
收藏
页码:552 / 558
页数:7
相关论文
共 50 条
  • [31] Low-cost low-power UHF RFID tag with on-chip antenna
    Xi Jingtian
    Yan Na
    Che Wenyi
    Xu Conghui
    Wang Xiao
    Yang Yuqing
    Jian Hongyan
    Min Hao
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (07)
  • [32] On-chip DC-DC voltage down converter for low-power IC chip
    Zhou, QN
    Yu, MY
    2005 6th International Conference on ASIC Proceedings, Books 1 and 2, 2005, : 389 - 392
  • [33] A Low-Power and Low-Voltage Power Management Strategy for On-Chip Micro Solar Cells
    Cevik, Ismail
    Ay, Suat U.
    JOURNAL OF SENSORS, 2015, 2015
  • [34] A Low-Power CMOS Temperature Sensor for On-Chip Thermal Gradient Detection
    Harb, Shadi M. S.
    Eisenstadt, William R.
    2019 IEEE 21ST ELECTRONICS PACKAGING TECHNOLOGY CONFERENCE (EPTC), 2019,
  • [35] Low-power design methodology for an on-chip bus with adaptive bandwidth capability
    Bashirullah, R
    Liu, WT
    Cavin, RK
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 628 - 633
  • [36] Novel surface-micromachined low-power fuses for on-chip calibration
    Maier-Schneider, D
    Kolb, S
    Winkler, B
    Werner, W
    TRANSDUCERS '01: EUROSENSORS XV, DIGEST OF TECHNICAL PAPERS, VOLS 1 AND 2, 2001, : 92 - 95
  • [37] Training Fixed-Point Classifiers for On-Chip Low-Power Implementation
    Albalawi, Hassan
    Li, Yuanning
    Li, Xin
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2017, 22 (04)
  • [38] Low-Power On-Chip Energy Harvesting: From Interface Circuits Perspective
    Song, Shuang
    Wang, Dehong
    Li, Mengyu
    Cao, Siyao
    Zheng, Feijun
    Huang, Kai
    Tan, Zhichao
    Du, Sijun
    Zhao, Menglian
    IEEE OPEN JOURNAL OF CIRCUITS AND SYSTEMS, 2024, 5 : 267 - 290
  • [39] Low-power low-noise analog signal conditioning chip with on-chip drivers for healthcare applications
    Joshi, Sanjay
    Thaker, Viral
    Amaravati, Anvesha
    Shojaei-Baghini, Maryam
    MICROELECTRONICS JOURNAL, 2012, 43 (11) : 828 - 837
  • [40] Serial-link bus: A low-power on-chip bus architecture
    Ghoneima, M
    Ismail, Y
    Khellah, M
    Tschanz, J
    De, VV
    ICCAD-2005: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, DIGEST OF TECHNICAL PAPERS, 2005, : 541 - 546