FPGA Implementation of Symmetric Systolic FIR Filter using Multi-channel Technique

被引:0
|
作者
Datta, Debarshi [1 ]
Akhtar, Sahil [1 ]
Dutta, Himadri Sekhar [2 ]
机构
[1] MAKAUT, Brainware Grp Inst, Elect & Commun Engn Dept, Kolkata, India
[2] MAKAUT Nadia, Kalyani Govt Engn Coll, Elect & Commun Engn Dept, Kalyani, W Bengal, India
关键词
DA; FIR; FPGA; SSSFIR; MSSFIR; HDL; EFFICIENT;
D O I
10.1109/vlsidcs47293.2020.9179926
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High performance Finite Impulse Response (FIR) filters are extensively used in digital signal processing (DSP), communications, image processing and many more areas. This paper approaches Field Programmable Gate Arrays (FPGAs) based on systolic FIR architectures using multi-channel technique with symmetric coefficients to ensure faster response and optimum area. The embedded Digital Signal Processing (DSP) blocks for its multiply-accumulator (MAC) perform accurate operations where the filter architecture is efficiently realized in the reconfigurable hardware platform. The characteristics of systolic FIR architecture are synchrony, modularity and regularity to make a perfect filter design. Also its pipeline structure provides high throughput and symmetric technique reduces the memory size. Both of these techniques improve the overall performance of the FIR architecture in FPGA domain. The proposed FIR architecture has been successfully verified by Xilinx ISE 14.7 tool and then implemented on Virtex-5 FPGA board. The design method shows a great improvement of maximum operating frequency and save the area as compared to the earlier architectures.
引用
收藏
页码:225 / 228
页数:4
相关论文
共 50 条
  • [41] Design and Implementation of a Scalable and Efficient FIR Filter Based on FPGA
    Zhang, Duoli
    Wang, Hao
    Song, Yukun
    2015 INTERNATIONAL CONFERENCE ON COMPUTATIONAL SCIENCE AND ENGINEERING APPLICATIONS (CSEA 2015), 2015, : 682 - 688
  • [42] FPGA design and implementation of TRNG architecture using ADPLL based on fir as loop filter
    Meitei, Huirem Bharat
    Kumar, Manoj
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2025, 122 (01)
  • [43] FPGA implementation of FIR filter using 2-bit parallel distributed arithmetic
    Jeng, SS
    Chang, SM
    Lan, BS
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2004, E87A (05) : 1280 - 1282
  • [44] The practicability of adaptive FIR digital filter implementation with FPGA circuits
    Osebik, D
    Babi, R
    INFORMACIJE MIDEM-JOURNAL OF MICROELECTRONICS ELECTRONIC COMPONENTS AND MATERIALS, 2002, 32 (03): : 157 - 166
  • [45] FPGA implementation of FIR filter using M-bit parallel distributed arithmetic
    Jeng, Shiann-Shiun
    Lin, Hsing-Chen
    Chang, Shu-Ming
    2006 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-11, PROCEEDINGS, 2006, : 875 - 878
  • [46] Implementation of USB 3.0 Bus Controller in FPGA for Data Transfer in Multi-Channel Applications
    Abba, A.
    Caponio, F.
    Cusimano, A.
    Geraci, A.
    2013 IEEE NUCLEAR SCIENCE SYMPOSIUM AND MEDICAL IMAGING CONFERENCE (NSS/MIC), 2013,
  • [47] FPGA Implementation of Power and Area Efficient Compressed Sensing for Multi-Channel ECG Compression
    Attarmoghaddam, Narges
    Khayat, Saied Hosseini
    Maymandi-Nejad, Mohammad
    2016 24TH IRANIAN CONFERENCE ON ELECTRICAL ENGINEERING (ICEE), 2016, : 1027 - 1032
  • [48] FPGA/DSP-based implementation of a high-performance multi-channel counter
    Baronti, F.
    Lazzeri, A.
    Roncella, R.
    Saletti, R.
    JOURNAL OF SYSTEMS ARCHITECTURE, 2009, 55 (5-6) : 310 - 316
  • [49] Multi-channel Signal Generator Based on FPGA
    Zheng, Yan
    ELECTRONIC INFORMATION AND ELECTRICAL ENGINEERING, 2012, 19 : 508 - 510
  • [50] Efficient fir filter architecture using fpga
    Jameil A.K.
    Ahmed Y.A.
    Albawi S.
    Recent Advances in Computer Science and Communications, 2020, 13 (01) : 91 - 98