FPGA Implementation of Symmetric Systolic FIR Filter using Multi-channel Technique

被引:0
|
作者
Datta, Debarshi [1 ]
Akhtar, Sahil [1 ]
Dutta, Himadri Sekhar [2 ]
机构
[1] MAKAUT, Brainware Grp Inst, Elect & Commun Engn Dept, Kolkata, India
[2] MAKAUT Nadia, Kalyani Govt Engn Coll, Elect & Commun Engn Dept, Kalyani, W Bengal, India
关键词
DA; FIR; FPGA; SSSFIR; MSSFIR; HDL; EFFICIENT;
D O I
10.1109/vlsidcs47293.2020.9179926
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High performance Finite Impulse Response (FIR) filters are extensively used in digital signal processing (DSP), communications, image processing and many more areas. This paper approaches Field Programmable Gate Arrays (FPGAs) based on systolic FIR architectures using multi-channel technique with symmetric coefficients to ensure faster response and optimum area. The embedded Digital Signal Processing (DSP) blocks for its multiply-accumulator (MAC) perform accurate operations where the filter architecture is efficiently realized in the reconfigurable hardware platform. The characteristics of systolic FIR architecture are synchrony, modularity and regularity to make a perfect filter design. Also its pipeline structure provides high throughput and symmetric technique reduces the memory size. Both of these techniques improve the overall performance of the FIR architecture in FPGA domain. The proposed FIR architecture has been successfully verified by Xilinx ISE 14.7 tool and then implemented on Virtex-5 FPGA board. The design method shows a great improvement of maximum operating frequency and save the area as compared to the earlier architectures.
引用
收藏
页码:225 / 228
页数:4
相关论文
共 50 条
  • [31] Real-Time FPGA Implementation of FIR Filter Using OpenCL Design
    Iman Firmansyah
    Yoshiki Yamaguchi
    Journal of Signal Processing Systems, 2022, 94 : 117 - 129
  • [32] Low Power FIR Filter implementation on FPGA using Parallel Distributed Arithmetic
    Khan, Shaheen
    Jaffery, Zainul Abdin
    2015 ANNUAL IEEE INDIA CONFERENCE (INDICON), 2015,
  • [33] Design and Implementation of FIR Lattice Filter using Floating Point Arithmetic In FPGA
    Bharade, Prasad
    Joshi, Yashwant
    Manthalkar, Ratuchandra
    2015 IEEE INTERNATIONAL CONFERENCE ON INFORMATION PROCESSING (ICIP), 2015, : 598 - 603
  • [34] Design and FPGA Implementation of Sequential Digital FIR Filter using Microprogrammed Controller
    Qasim, Syed Manzoor
    BenSaleh, Mohammed S.
    Bahaidarah, Mazen
    AlObaisi, Hesham
    AlSharif, Tariq
    AlZahrani, Mosab
    AlOnazi, Hani
    IV INTERNATIONAL CONGRESS ON ULTRA MODERN TELECOMMUNICATIONS AND CONTROL SYSTEMS 2012 (ICUMT), 2012, : 1002 - 1005
  • [35] Real-Time FPGA Implementation of FIR Filter Using OpenCL Design
    Firmansyah, Iman
    Yamaguchi, Yoshiki
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2022, 94 (01): : 117 - 129
  • [36] Implementation of a 18 GHz bandwidth Channel Emulator using an FIR filter
    Patnaik, Abhishek
    Talebzadeh, Atieh
    Tsiklauri, Mikheil
    Pommerenke, David
    Ding, Chong
    White, Douglas
    Scearce, Stephen
    Yang, Yaochao
    2014 IEEE INTERNATIONAL SYMPOSIUM ON ELECTROMAGNETIC COMPATIBILITY (EMC), 2014, : 950 - 955
  • [37] Multi-channel MLSE equalizer with parametric FIR channel identification
    Chen, JT
    Paulraj, A
    1997 IEEE 47TH VEHICULAR TECHNOLOGY CONFERENCE PROCEEDINGS, VOLS 1-3: TECHNOLOGY IN MOTION, 1997, : 710 - 714
  • [38] A FAULT TOLERANT ORIENTED CMOS SYSTOLIC IMPLEMENTATION OF AN FIR FILTER
    ARANCI, GL
    BINDA, CA
    CLERICI, U
    COMIGNAGHI, E
    MICROPROCESSING AND MICROPROGRAMMING, 1989, 25 (1-5): : 97 - 105
  • [39] Design and implementation of a multi-channel data transmission card using synchronous optical transmission technique
    Jing, W.C.
    Zhou, G.
    Zhang, Y.M.
    Tian, J.D.
    Li, H.F.
    Zhang, N.
    Deng, Y.X.
    Gaojishu Tongxin/High Technology Letters, 2001, 11 (07):
  • [40] Multi-channel heterophotonic crystal filter
    Laboratory of Optoelectronics and Optical Communications, Department of Electronic Engineering, Guangxi Normal University, Guilin
    541004, China
    Guangxue Jingmi Gongcheng, 8 (2171-2177):