FPGA Implementation of Symmetric Systolic FIR Filter using Multi-channel Technique

被引:0
|
作者
Datta, Debarshi [1 ]
Akhtar, Sahil [1 ]
Dutta, Himadri Sekhar [2 ]
机构
[1] MAKAUT, Brainware Grp Inst, Elect & Commun Engn Dept, Kolkata, India
[2] MAKAUT Nadia, Kalyani Govt Engn Coll, Elect & Commun Engn Dept, Kalyani, W Bengal, India
关键词
DA; FIR; FPGA; SSSFIR; MSSFIR; HDL; EFFICIENT;
D O I
10.1109/vlsidcs47293.2020.9179926
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
High performance Finite Impulse Response (FIR) filters are extensively used in digital signal processing (DSP), communications, image processing and many more areas. This paper approaches Field Programmable Gate Arrays (FPGAs) based on systolic FIR architectures using multi-channel technique with symmetric coefficients to ensure faster response and optimum area. The embedded Digital Signal Processing (DSP) blocks for its multiply-accumulator (MAC) perform accurate operations where the filter architecture is efficiently realized in the reconfigurable hardware platform. The characteristics of systolic FIR architecture are synchrony, modularity and regularity to make a perfect filter design. Also its pipeline structure provides high throughput and symmetric technique reduces the memory size. Both of these techniques improve the overall performance of the FIR architecture in FPGA domain. The proposed FIR architecture has been successfully verified by Xilinx ISE 14.7 tool and then implemented on Virtex-5 FPGA board. The design method shows a great improvement of maximum operating frequency and save the area as compared to the earlier architectures.
引用
收藏
页码:225 / 228
页数:4
相关论文
共 50 条
  • [1] A low-cost FPGA implementation of multi-channel FIR filter with variable bandwidth
    Park, Sang Yoon
    IEICE ELECTRONICS EXPRESS, 2015, 12 (22):
  • [2] FIR Filter Implementation on FPGA Using MCM Design Technique
    Trimale, Manish B.
    Chilveri, Purushottam G.
    2017 2ND INTERNATIONAL CONFERENCE ON CIRCUITS, CONTROLS, AND COMMUNICATIONS (CCUBE), 2017, : 213 - 217
  • [3] Implementation of a multi-channel UART controller based on FIFO technique and FPGA
    Yu, Shouqian
    Yi, Lili
    Chen, Weihai
    Wen, Zhaojin
    ICIEA 2007: 2ND IEEE CONFERENCE ON INDUSTRIAL ELECTRONICS AND APPLICATIONS, VOLS 1-4, PROCEEDINGS, 2007, : 2633 - 2638
  • [4] Noise Reduction Using Multi-Channel FIR Warped Wiener Filter
    Shamsa, Aida
    Ghorshi, Seyed
    Joorabchi, Marjan
    2016 13TH INTERNATIONAL MULTI-CONFERENCE ON SYSTEMS, SIGNALS & DEVICES (SSD), 2016, : 531 - 536
  • [5] FPGA implementation of a multi-channel HDLC protocol transceiver
    Gao, ZB
    Liu, JF
    2005 INTERNATIONAL CONFERENCE ON COMMUNICATIONS, CIRCUITS AND SYSTEMS, VOLS 1 AND 2, PROCEEDINGS: VOL 1: COMMUNICATION THEORY AND SYSTEMS, 2005, : 1300 - 1302
  • [6] The system model for the separation of multi-channel FM signals using adaptive FIR filter
    Jong, GJ
    Syu, CF
    Hsieh, MH
    2004 7TH INTERNATIONAL CONFERENCE ON SIGNAL PROCESSING PROCEEDINGS, VOLS 1-3, 2004, : 315 - 318
  • [7] Multi-channel implementation of G.729 A/B on FPGA
    Jamal, Habibullah
    Malik, Ali Adnan
    2007 INTERNATIONAL CONFERENCE ON MICROELECTRONICS, 2007, : 243 - +
  • [8] Novel structure of systolic implementation for FIR filter
    Shang, Yong
    Wu, Shunjun
    Tien Tzu Hsueh Pao/Acta Electronica Sinica, 2000, 28 (01): : 57 - 59
  • [9] Implementation of Multi-Channel FM Repeater using Digital Signal Processing Algorithm in FPGA
    Han, Mangi
    Song, Ji Min
    Yang, Hoon Gee
    Kim, Youngmin
    2018 INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC), 2018, : 208 - 209
  • [10] Efficient Multi-channel Wideband Spectrum Sensing Technique Using Filter Bank
    Kim, Minseok
    Takada, Jun-ichi
    2009 IEEE 20TH INTERNATIONAL SYMPOSIUM ON PERSONAL, INDOOR AND MOBILE RADIO COMMUNICATIONS, 2009, : 1014 - 1018