Synergistic Effect of BTI and Process Variations on the Soft Error Rate Estimation in Digital Circuits

被引:1
|
作者
Li, Linzhe [1 ]
Xiao, Liyi [1 ]
Liu, He [1 ]
Mao, Zhigang [1 ]
机构
[1] Harbin Inst Technol, Microelect Ctr, Harbin 150010, Peoples R China
来源
IEEE ACCESS | 2022年 / 10卷
关键词
Aging; Threshold voltage; Thermal variables control; Negative bias temperature instability; Logic gates; Error analysis; Integrated circuit modeling; Soft error rate; bias temperature instability; process variations; critical charge; TEMPERATURE-INSTABILITY NBTI; IMPACT; STRESS;
D O I
10.1109/ACCESS.2022.3183137
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Soft errors, aging effects and process variations have become the three most critical reliability issues for nanoscale complementary metal oxide semiconductor (CMOS) circuits. In this paper, the effects of bias temperature instability (BTI) and process variations on the threshold voltage of MOS devices are theoretically deduced, and the drift of the threshold voltage under the synergistic effect of BTI and process variations is analyzed. Based on the deduced threshold voltage drift formula under the synergistic effect, the critical charge and delay of different logic gates under different aging times in NanGate's 45 nm process are simulated and analyzed. A method based on the change in the critical charge and delay of the soft error rate (SER) calculation considering BTI effect and process variations is given, and the effectiveness of our method comprehensively demonstrated using the ISCAS85,89 benchmarks. As a result, we can observe that the effect of only considering the BTI effect on the critical charge of the circuit is smaller than that of considering both the BTI effect and process variations. The simulation results show that with increasing aging time, the synergistic effect of BTI and process variations makes the increase in the soft error rate more serious than the impact of either effect alone.
引用
收藏
页码:64161 / 64171
页数:11
相关论文
共 50 条
  • [41] Soft output bit error rate estimation for WCDMA
    Smit, LT
    Smit, GJM
    Hurink, JL
    Kokkeler, ABJ
    PERSONAL WIRELESS COMMUNICATIONS, PROCEEDINGS, 2003, 2775 : 448 - 457
  • [42] A Placement-aware Soft Error Rate Estimation of Combinational Circuits for Multiple Transient Faults in CMOS Technology
    Paliaroutis, Georgios Ioannis
    Tsoumanis, Pelopidas
    Evmorfopoulos, Nestor
    Dimitriou, George
    Stamoulis, Georgios I.
    2018 IEEE INTERNATIONAL SYMPOSIUM ON DEFECT AND FAULT TOLERANCE IN VLSI AND NANOTECHNOLOGY SYSTEMS (DFT), 2018,
  • [43] Error Rate Estimation for Defective Circuits via Ones Counting
    Pan, Zhaoliang
    Breuer, Melvin A.
    ACM TRANSACTIONS ON DESIGN AUTOMATION OF ELECTRONIC SYSTEMS, 2012, 17 (01)
  • [44] CALCULATION OF THE SOFT ERROR RATE OF SUBMICRON CMOS LOGIC-CIRCUITS
    JUHNKE, T
    KLAR, H
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (07) : 830 - 834
  • [45] COSMIC-RAY INDUCED SOFT ERROR RATE IN VLSI CIRCUITS
    SAIHALASZ, GA
    IEEE ELECTRON DEVICE LETTERS, 1983, 4 (06) : 172 - 174
  • [46] Impact of Supply Voltage and Frequency on the Soft Error Rate of Logic Circuits
    Mahatme, N. N.
    Gaspard, N. J.
    Jagannathan, S.
    Loveless, T. D.
    Bhuva, B. L.
    Robinson, W. H.
    Massengill, L. W.
    Wen, S-J
    Wong, R.
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2013, 60 (06) : 4200 - 4206
  • [47] Tunable transient filters for soft error rate reduction in combinational circuits
    Zhou, Quming
    Choudhury, Mihir R.
    Mohanram, Kartik
    PROCEEDINGS OF THE 13TH IEEE EUROPEAN TEST SYMPOSIUM: ETS 2008, 2008, : 179 - 184
  • [48] ALPHA-PARTICLE-INDUCED SOFT ERROR RATE IN VLSI CIRCUITS
    SAIHALASZ, GA
    WORDEMAN, MR
    DENNARD, RH
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 1982, 29 (04) : 725 - 731
  • [49] The effect of threshold voltages on the soft error rate
    Degalahal, V
    Ramanarayanan, R
    Vijaykrishnan, N
    Xie, Y
    Irwin, MJ
    ISQED 2004: 5TH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, PROCEEDINGS, 2004, : 503 - 508
  • [50] Effect of power optimizations on soft error rate
    Degalahal, Vijay
    Ramanarayanan, R.
    Vijaykrishnan, Narayanan
    Xie, Y.
    Irwin, M. J.
    VLSI-SOC: FROM SYSTEMS TO CHIPS, 2006, 200 : 1 - +