Synergistic Effect of BTI and Process Variations on the Soft Error Rate Estimation in Digital Circuits

被引:1
|
作者
Li, Linzhe [1 ]
Xiao, Liyi [1 ]
Liu, He [1 ]
Mao, Zhigang [1 ]
机构
[1] Harbin Inst Technol, Microelect Ctr, Harbin 150010, Peoples R China
来源
IEEE ACCESS | 2022年 / 10卷
关键词
Aging; Threshold voltage; Thermal variables control; Negative bias temperature instability; Logic gates; Error analysis; Integrated circuit modeling; Soft error rate; bias temperature instability; process variations; critical charge; TEMPERATURE-INSTABILITY NBTI; IMPACT; STRESS;
D O I
10.1109/ACCESS.2022.3183137
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Soft errors, aging effects and process variations have become the three most critical reliability issues for nanoscale complementary metal oxide semiconductor (CMOS) circuits. In this paper, the effects of bias temperature instability (BTI) and process variations on the threshold voltage of MOS devices are theoretically deduced, and the drift of the threshold voltage under the synergistic effect of BTI and process variations is analyzed. Based on the deduced threshold voltage drift formula under the synergistic effect, the critical charge and delay of different logic gates under different aging times in NanGate's 45 nm process are simulated and analyzed. A method based on the change in the critical charge and delay of the soft error rate (SER) calculation considering BTI effect and process variations is given, and the effectiveness of our method comprehensively demonstrated using the ISCAS85,89 benchmarks. As a result, we can observe that the effect of only considering the BTI effect on the critical charge of the circuit is smaller than that of considering both the BTI effect and process variations. The simulation results show that with increasing aging time, the synergistic effect of BTI and process variations makes the increase in the soft error rate more serious than the impact of either effect alone.
引用
收藏
页码:64161 / 64171
页数:11
相关论文
共 50 条
  • [31] Performance Analysis in Digital Circuits for Process Corner Variations, Slew-Rate and Load Capacitance
    Udaiyakumar, R.
    Joseph, Senoj
    Sundararajan, T. V. P.
    Vigneswaran, D.
    Maheswar, R.
    Amiri, Iraj S.
    WIRELESS PERSONAL COMMUNICATIONS, 2018, 103 (01) : 99 - 115
  • [32] Performance Analysis in Digital Circuits for Process Corner Variations, Slew-Rate and Load Capacitance
    R. Udaiyakumar
    Senoj Joseph
    T. V. P. Sundararajan
    D. Vigneswaran
    R. Maheswar
    Iraj S. Amiri
    Wireless Personal Communications, 2018, 103 : 99 - 115
  • [33] Implications of BTI-Induced Time-Dependent Statistics on Yield Estimation of Digital Circuits
    Weckx, Pieter
    Kaczer, Ben
    Toledano-Luque, Maria
    Raghavan, Praveen
    Franco, Jacopo
    Roussel, Philippe J.
    Groeseneken, Guido
    Catthoor, Francky
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2014, 61 (03) : 666 - 673
  • [34] Analysis of the Soft Error Susceptibility and Failure Rate in Logic Circuits
    AlQuraishi, Eman
    Al-Roomi, May
    Almukhaizim, Sobeeh
    INTERNATIONAL ARAB JOURNAL OF INFORMATION TECHNOLOGY, 2011, 8 (04) : 388 - 396
  • [35] Modeling Soft Error Effects Considering Process Variations
    Zhao, Chong
    Dey, Sujit
    2007 IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, VOLS, 1 AND 2, 2007, : 376 - 381
  • [36] Effect of Process Variations in Digital Pixel Circuits on the Accuracy of DNN based Smart Sensor
    Minah Lee
    Mukherjee, Mandovi
    Saha, Priyabrata
    Amir, Mohammad Faisal
    Na, Taesik
    Mukhopadhyay, Saibal
    2020 2ND IEEE INTERNATIONAL CONFERENCE ON ARTIFICIAL INTELLIGENCE CIRCUITS AND SYSTEMS (AICAS 2020), 2020, : 296 - 300
  • [37] Process Variability Effect on Soft Error Rate by Characterization of Large Number of Samples
    Gasiot, Gilles
    Castelnovo, Alexandro
    Glorieux, Maximilien
    Abouzeid, Fady
    Clerc, Sylvain
    Roche, Philippe
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2012, 59 (06) : 2914 - 2919
  • [38] A Fast Soft Bit Error Rate Estimation Method
    Saoudi, Samir
    Derham, Thomas
    Ait-Idir, Tarik
    Coupe, Patrice
    EURASIP JOURNAL ON WIRELESS COMMUNICATIONS AND NETWORKING, 2010,
  • [39] Soft Error Rate Estimation with TCAD and Machine Learning
    Hashimoto, Masanori
    Liao, Wang
    Hirokawa, Soichi
    2017 INTERNATIONAL CONFERENCE ON SIMULATION OF SEMICONDUCTOR PROCESSES AND DEVICES (SISPAD 2017), 2017, : 129 - 132
  • [40] A Fast Soft Bit Error Rate Estimation Method
    Samir Saoudi
    Thomas Derham
    Tarik Ait-Idir
    Patrice Coupe
    EURASIP Journal on Wireless Communications and Networking, 2010