Exploring Area and Delay Tradeoffs in FPGAs With Architecture and Automated Transistor Design

被引:22
作者
Kuon, Ian [1 ]
Rose, Jonathan [1 ]
机构
[1] Univ Toronto, Dept Elect & Comp Engn, Toronto, ON M5S 3G4, Canada
基金
加拿大自然科学与工程研究理事会;
关键词
Architecture; area delay tradeoffs; field-programmable gate array (FPGAs); transistor sizing; GATE;
D O I
10.1109/TVLSI.2009.2031318
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Field-programmable gate arrays (FPGAs) are used in a variety of markets that have differing cost, performance and power consumption requirements. While it would be ideal to serve all these markets with a single FPGA family, the diversity in the needs of these markets means that generally more than one family is appropriate. Consequently, FPGA vendors have moved to provide a diverse set of families that sit at different points in the area-speed-power design space. This paper aims to understand the circuit and architectural design attributes of FPGAs that enable tradeoffs between area and speed, and to determine the magnitude of the possible tradeoffs. This will be useful for architects seeking to determine the number of device families in a suite of offerings, as well as the changes to make between families. We explore a broad range of architectures and circuit designs and developed a transistor sizing tool that automatically optimizes each design. In this paper, we describe this tool and demonstrate that it achieves results that are comparable to past work but with vastly less effort. We then use the designs produced by the tool to explore the range of tradeoffs possible. We find that through architecture and transistor sizing changes it is possible to usefully vary the area of an FPGA by a factor of 2.0 and the performance of an FPGA by a factor of 2.1. We also observe that the range of area and delay tradeoffs possible by varying only the transistor sizing of a single architecture is larger than the ranges observed in past architectural experiments. In addition to transistor size, we note that LUT size is one of the most useful parameters for trading off area and delay.
引用
收藏
页码:71 / 84
页数:14
相关论文
共 46 条
[1]   The effect of LUT and cluster size on deep-submicron FPGA performance and density [J].
Ahmed, E ;
Rose, J .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (03) :288-298
[2]  
Ahmed E., 2001, THESIS U TORONTO ON
[3]  
*ALT CORP, 2008, STRAT 4 DEV HDB, V1
[4]  
*ALT CORP, 2007, STRAT 3 DEV HDB, P64102
[5]  
*ALT CORP, 2007, STRAT 2 DEV HDB
[6]  
*ALT CORP, 2008, CYCL 2 DEV HDB
[7]   Low-power programmable routing circuitry for FPGAs [J].
Anderson, JH ;
Najm, FN .
ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, :602-609
[8]  
[Anonymous], 2008, LATT SC M FAM HDB VE
[9]  
[Anonymous], 2005, STMICROELECTRONICS 9
[10]  
[Anonymous], 1991, Techn. Rep.