RF-MEMS wafer-level packaging using through-wafer interconnect

被引:21
|
作者
Tian, J. [1 ]
Sosin, S. [1 ]
Iannacci, J. [1 ,2 ]
Gaddi, R. [2 ]
Bartek, M. [1 ]
机构
[1] Delft Univ Technol, Lab High Frequency Technol & Components DIMES, NL-2628 CD Delft, Netherlands
[2] Univ Bologna, ARCES DEIS, I-40123 Bologna, Italy
关键词
RF-MEMS; Cu plating; through-wafer interconnect; wafer-level packaging;
D O I
10.1016/j.sna.2007.09.004
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
In this paper, development of a wafer-level packaging (WLP) process suitable for RF-MEMS applications is presented. The packaging concept is based on a high-resistivity silicon capping substrate that is wafer-level bonded to an RF-MEMS device wafer providing MEMS device protection and vertical electrical signal interconnect. The capping substrate contains Cu-plated through-wafer electrical vias and optional through-substrate cavities allowing for hybrid integration. The RF-MEMS device wafer and the capping substrate are bonded using either solder reflow or an electrically conductive adhesive. After solder bump formation and singulation, this packaging solution results in surface-mount technology compatible components. Moreover, the presented WLP solution allows hybrid integration of additional IC dies that are flip-chip bonded within the capping substrate cavities. (c) 2007 Elsevier B.V. All rights reserved.
引用
收藏
页码:442 / 451
页数:10
相关论文
共 50 条
  • [31] High density and through wafer copper interconnections and solder bumps for MEMS wafer-level packaging
    C.-J. Lin
    M.-T. Lin
    S.-P. Wu
    F.-G. Tseng
    Microsystem Technologies, 2004, 10 : 517 - 521
  • [32] High density and through wafer copper interconnections and solder bumps for MEMS wafer-level packaging
    Lin, CJ
    Lin, MT
    Wu, SP
    Tseng, FG
    MICROSYSTEM TECHNOLOGIES-MICRO-AND NANOSYSTEMS-INFORMATION STORAGE AND PROCESSING SYSTEMS, 2004, 10 (6-7): : 517 - 521
  • [33] One micron precision, wafer-level aligned bonding for interconnect, MEMS and packaging applications
    Mirza, AR
    50TH ELECTRONIC COMPONENTS & TECHNOLOGY CONFERENCE - 2000 PROCEEDINGS, 2000, : 676 - 680
  • [34] High density, high aspect ratio through-wafer electrical interconnect vias for MEMS packaging
    Ok, SJ
    Kim, CH
    Baldwin, DF
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2003, 26 (03): : 302 - 309
  • [35] Research on Wafer-Level MEMS Packaging with Through-Glass Vias
    Yang, Fan
    Han, Guowei
    Yang, Jian
    Zhang, Meng
    Ning, Jin
    Yang, Fuhua
    Si, Chaowei
    MICROMACHINES, 2019, 10 (01)
  • [36] Wafer-level packaging
    Van Driel, Willem Dirk
    IEEE TRANSACTIONS ON ADVANCED PACKAGING, 2007, 30 (03): : 358 - 358
  • [37] Low-Loss Broadband Package Platform With Surface Passivation and TSV for Wafer-Level Packaging of RF-MEMS Devices
    Chen, Bangtao
    Sekhar, Vasarla Nagendra
    Jin, Cheng
    Lim, Ying Ying
    Toh, Justin See
    Fernando, Sanchitha
    Sharma, Jaibir
    IEEE TRANSACTIONS ON COMPONENTS PACKAGING AND MANUFACTURING TECHNOLOGY, 2013, 3 (09): : 1443 - 1452
  • [38] WAFER-LEVEL HERMETIC PACKAGING TECHNOLOGY FOR MEMS USING ANODICALLY-BONDABLE LTCC WAFER
    Tanaka, Shuji
    Matsuzaki, Sakae
    Mohri, Mamoru
    Okada, Atsushi
    Fukushi, Hideyuki
    Esashi, Masayoshi
    2011 IEEE 24TH INTERNATIONAL CONFERENCE ON MICRO ELECTRO MECHANICAL SYSTEMS (MEMS), 2011, : 376 - 379
  • [39] A low cost wafer-level MEMS packaging technology
    Monajemi, P
    Joseph, PJ
    Kohl, PA
    Ayazi, F
    MEMS 2005 MIAMI: TECHNICAL DIGEST, 2005, : 634 - 637
  • [40] Failsafe Wafer-level Packaging of a Piezoelectric MEMS Actuator
    Matin, M. A.
    Ozaki, K.
    Akai, D.
    Sawada, K.
    Ishida, M.
    2012 IEEE 62ND ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2012, : 356 - 361