An 8-b 250-Msample/s Power Optimized Pipelined A/D Converter in 0.18-μm CMOS

被引:0
|
作者
Hati, Manas Kumar [1 ]
Bhattacharyya, Tarun K. [1 ]
机构
[1] IIT Kharagpur, Adv Technol Dev Ctr, Kharagpur 721302, W Bengal, India
来源
2015 INTERNATIONAL CONFERENCE ON VLSI SYSTEMS, ARCHITECTURE, TECHNOLOGY AND APPLICATIONS (VLSI-SATA) | 2015年
关键词
Analog to digital converter; DSSH; multiplying digital to analog converter (MDAC); figure of merit (FoM); dynamic comparator; ADCS;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The optimal pipeline analog to digital converter (ADC) architectures are analysed to determine the optimal partitioning and particular bits per stage for power optimization purpose. It is found in our design that the multi bit partitioning with 2.5 bits per stage resolution, is optimum in terms of power consumption compare to the 1.5 bits per stage for an 8-bit pipeline ADCs circuit. The optimal partitioning of the 8-bit ADC is realized with 2.5-2.5-2.5-2 cascading stages and another topology with 1.5-1.5-1.5-1.5-1.5-1.5-2 cascading stages employed with double sampling sample hold (DSSH) architecture. ADCs are implemented in 0.18 pm CMOS and 8-bit with 2.5 bits/stage resolution ADCs achieved 43 dB SINAD, 50.78 dB spurious free dynamic range (SFDR) for an input signal frequency of 1.7 MHz at 250 MSPS, and power consumption is 27 mW from a 1.8 V power supply. An 8-bit 1.5 bits/stage resolution ADC with the same technology process achieved 47.20 dB SINAD, 60.6 dB SFDR for an input signal frequency of 1.7 MHz at 250 MSPS, and power consumption is 49 mW from a 1.8 V power supply.
引用
收藏
页数:6
相关论文
共 4 条
  • [1] 10-bit 20-Msample/s 49mW CMOS pipelined A/D converter
    Tang, YJ
    He, LN
    Xie, N
    Chen, X
    Yin, K
    Yan, XL
    2004: 7TH INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUITS TECHNOLOGY, VOLS 1- 3, PROCEEDINGS, 2004, : 1526 - 1529
  • [2] A 10-bit 50-MS/s reference-free low power SAR ADC in 0.18-μm SOI CMOS technology
    乔宁
    张国全
    杨波
    刘忠立
    于芳
    半导体学报, 2012, 33 (09) : 115 - 123
  • [3] A 500-MS/s 8-b Low Power High Speed Asynchronous SAR ADC in 40-nm CMOS
    Ding, Bowen
    Miao, Peng
    Li, Fei
    2019 5TH INTERNATIONAL CONFERENCE ON FRONTIERS OF SIGNAL PROCESSING (ICFSP 2019), 2019, : 136 - 140
  • [4] A 10b 20MS/s Low Power Pipelined A/D Converter Without Dedicated SHA
    Dong HuanZhi
    Zhang YingQin
    2012 INTERNATIONAL CONFERENCE ON MEDICAL PHYSICS AND BIOMEDICAL ENGINEERING (ICMPBE2012), 2012, 33 : 1366 - 1373