Reliability evaluation of logic circuits using probabilistic gate models

被引:95
作者
Han, Jie [1 ]
Chen, Hao [1 ]
Boykin, Erin [2 ]
Fortes, Jose [2 ]
机构
[1] Univ Alberta, Dept Elect & Comp Engn, Edmonton, AB T6G 2V4, Canada
[2] Univ Florida, Dept Elect & Comp Engn, Gainesville, FL 32611 USA
关键词
TOLERANT LOGIC; REDUNDANT;
D O I
10.1016/j.microrel.2010.07.154
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Logic circuits built using nanoscale technologies have significant reliability limitations due to fundamental physical and manufacturing constraints of their constituent devices. This paper presents a probabilistic gate model (PGM), which relates the output probability to the error and input probabilities of an unreliable logic gate. The PGM is used to obtain computational algorithms, one being approximate and the other accurate, for the evaluation of circuit reliability. The complexity of the approximate algorithm, which does not consider dependencies among signals, increases linearly with the number of gates in a circuit. The accurate algorithm, which accounts for signal dependencies due to reconvergent fanouts and/or correlated inputs, has a worst-case complexity that is exponential in the numbers of dependent reconvergent fanouts and correlated inputs. By leveraging the fact that many large circuits consist of common logic modules, a modular approach that hierarchically decomposes a circuit into smaller modules and subsequently applies the accurate PGM algorithm to each module, is further proposed. Simulation results are presented for applications on the LGSynth91 and ISCAS85 benchmark circuits. It is shown that the modular PGM approach provides highly accurate results with a moderate computational complexity. It can further be embedded into an early design flow and is scalable for use in the reliability evaluation of large circuits. (C) 2010 Elsevier Ltd. All rights reserved.
引用
收藏
页码:468 / 476
页数:9
相关论文
共 29 条
[1]  
Abdollahi A, 2007, IEEE IC CAD, P266
[2]  
Anghel L, 2007, LECT NOTES COMPUT SC, V4507, P422
[3]  
[Anonymous], 2004, NANO QUANTUM MOL COM
[4]  
[Anonymous], 1956, Autom. Stud., DOI [10.1515/9781400882618-003, DOI 10.1515/9781400882618-003]
[5]  
Bahar RI, 2003, ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, P480
[6]  
BASS SC, 1981, IEEE T CIRCUITS SYST, V28
[7]  
BHADURI D, 2004, ACM GLSVLSI
[8]   Designing reliable systems from unreliable components: The challenges of transistor variability and degradation [J].
Borkar, S .
IEEE MICRO, 2005, 25 (06) :10-16
[9]  
Bushnell M., 2005, Essentials of Electronic Testing for Digital, Memory and Mixed-Signal VLSI Circuits
[10]   Reliability Analysis of Logic Circuits [J].
Choudhury, Mihir R. ;
Mohanram, Kartik .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2009, 28 (03) :392-405