On-chip interconnect-aware design and modeling methodology, based on high bandwidth transmission line devices

被引:0
|
作者
Goren, D [1 ]
Zelikson, M [1 ]
Gordin, R [1 ]
Wagner, IA [1 ]
Barger, A [1 ]
Amir, A [1 ]
Livshitz, B [1 ]
Sherman, A [1 ]
Tretiakov, Y [1 ]
Groves, R [1 ]
Park, J [1 ]
Jordan, D [1 ]
Strang, S [1 ]
Singh, R [1 ]
Dickey, C [1 ]
Harame, D [1 ]
机构
[1] IBM Haifa, Res & Dev Labs, MATAM, IL-31905 Haifa, Israel
关键词
interconnect; modeling; vlsi;
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
This paper expands the on-chip interconnect-aware methodology for high-speed analog and mixed signal design, presented in [4], into a wider class of designs, including dense layout CMOS design. The proposed solution employs a set of parameterized on-chip transmission line (T-line) devices for the critical interconnects, which is expanded to include coplanar structures while considering the silicon substrate effect. The generalized methodology contains treatment of the crossing line effects at the various design stages, including two way interaction between the post layout extraction tool and the T-line devices. The T-line device models are passive by construction, easily migratable among design environments, and allow for both time and frequency domain simulations. These models are verified by S-parameter measurements up to 110GHz, as well as by EM solver results. It is experimentally shown that the effect of properly designed discontinuities is negligible in most practical cases. The basic on-chip T-line methodology is being used extensively for numerous high-speed designs.
引用
收藏
页码:724 / 727
页数:4
相关论文
共 50 条
  • [41] Field-Based Capacitance Modeling for Sub-65-nm On-Chip Interconnect
    Zhao, Wei
    Li, Xia
    Gu, Sam
    Kang, Seung H.
    Nowak, Matthew M.
    Cao, Yu
    IEEE TRANSACTIONS ON ELECTRON DEVICES, 2009, 56 (09) : 1862 - 1872
  • [42] Fast generation of statistically-based worst-case modeling of on-chip interconnect
    Chang, N
    Kanevsky, V
    Nakagawa, OS
    Rahmat, K
    Oh, SY
    INTERNATIONAL CONFERENCE ON COMPUTER DESIGN - VLSI IN COMPUTERS AND PROCESSORS, PROCEEDINGS, 1997, : 720 - 725
  • [43] High Bandwidth Low Power 2.5D Interconnect Modeling and Design
    Ding, Qian
    Liu, Hui
    Yew, Yee Huan
    Jiang, Jenny
    2020 IEEE 70TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC 2020), 2020, : 1832 - 1837
  • [44] Modeling and characterization of on-chip inductance for high speed VLSI design
    Arora, ND
    Song, L
    NSTI NANOTECH 2004, VOL 2, TECHNICAL PROCEEDINGS, 2004, : 80 - 85
  • [45] A 25-Gbps 8-ps/mm Transmission Line Based Interconnect for On-Chip Communications in Multi-Core Chips
    Hu, Jianyun
    Xu, Jie
    Huang, Michael
    Wu, Hui
    2013 IEEE MTT-S INTERNATIONAL MICROWAVE SYMPOSIUM DIGEST (IMS), 2013,
  • [46] Compensating on-chip transmission line losses for a high-sensitivity microwave sensor
    Song, Chunrong
    Harriss, James E.
    Wang, Pingshan
    SENSORS AND ACTUATORS A-PHYSICAL, 2009, 154 (01) : 7 - 11
  • [47] On-chip transmission line Modeling and applications to millimeter-wave circuit design in 0.13um CMOS technology
    Ko, Chun-Lin
    Kuo, Chien-Nan
    Juang, Ying-Zong
    2007 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), PROCEEDINGS OF TECHNICAL PAPERS, 2007, : 196 - +
  • [48] Design of On-Chip High Speed Interconnect on Complementary Metal Oxide Semiconductor 180 nm Technology
    Oshita, Takao
    Amakawa, Shuhei
    Ishihara, Noboru
    Masu, Kazuya
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2010, 49 (04)
  • [49] Table look-up based compact modeling for on-chip interconnect timing and noise analysis
    Hu, HT
    Blaauw, DT
    Zolotov, V
    Sapatnekar, SS
    PROCEEDINGS OF THE 2003 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL IV: DIGITAL SIGNAL PROCESSING-COMPUTER AIDED NETWORK DESIGN-ADVANCED TECHNOLOGY, 2003, : 668 - 671
  • [50] A loss optimization method using WD product for on-chip differential transmission line design
    Ito, Hiroyuki
    Okada, Kenichi
    Masu, Kazuya
    10TH IEEE WORKSHOP ON SIGNAL PROPAGATION ON INTERCONNECTS, PROCEEDINGS, 2006, : 217 - +