On-chip interconnect-aware design and modeling methodology, based on high bandwidth transmission line devices

被引:0
|
作者
Goren, D [1 ]
Zelikson, M [1 ]
Gordin, R [1 ]
Wagner, IA [1 ]
Barger, A [1 ]
Amir, A [1 ]
Livshitz, B [1 ]
Sherman, A [1 ]
Tretiakov, Y [1 ]
Groves, R [1 ]
Park, J [1 ]
Jordan, D [1 ]
Strang, S [1 ]
Singh, R [1 ]
Dickey, C [1 ]
Harame, D [1 ]
机构
[1] IBM Haifa, Res & Dev Labs, MATAM, IL-31905 Haifa, Israel
关键词
interconnect; modeling; vlsi;
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
This paper expands the on-chip interconnect-aware methodology for high-speed analog and mixed signal design, presented in [4], into a wider class of designs, including dense layout CMOS design. The proposed solution employs a set of parameterized on-chip transmission line (T-line) devices for the critical interconnects, which is expanded to include coplanar structures while considering the silicon substrate effect. The generalized methodology contains treatment of the crossing line effects at the various design stages, including two way interaction between the post layout extraction tool and the T-line devices. The T-line device models are passive by construction, easily migratable among design environments, and allow for both time and frequency domain simulations. These models are verified by S-parameter measurements up to 110GHz, as well as by EM solver results. It is experimentally shown that the effect of properly designed discontinuities is negligible in most practical cases. The basic on-chip T-line methodology is being used extensively for numerous high-speed designs.
引用
收藏
页码:724 / 727
页数:4
相关论文
共 50 条
  • [31] Measurement and modeling of on-chip transmission line effects in a 400 MHz microprocessor
    Restle, PJ
    Jenkins, KA
    Deutsch, A
    Cook, PW
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1998, 33 (04) : 662 - 665
  • [32] Repeated on-chip interconnect analysis and evaluation of delay, power, and bandwidth metrics under different design goals
    Zhang, Ling
    Chen, Hongyu
    Yao, Bo
    Hamilton, Kevin
    Cheng, Chung-Kuan
    ISQED 2007: PROCEEDINGS OF THE EIGHTH INTERNATIONAL SYMPOSIUM ON QUALITY ELECTRONIC DESIGN, 2007, : 251 - +
  • [33] A Pre-emphasis Circuit Design for High Speed On-Chip Global Interconnect
    Jiang, Jian-Fei
    Sheng, Wei-Guang
    Mao, Zhi-gang
    He, Wei-feng
    2012 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS 2012), 2012,
  • [34] A bidirectional- and multi-drop-transmission-line interconnect for multipoint-to-multipoint on-chip communications
    Ito, Hiroyuki
    Kimura, Makoto
    Miyashita, Kazuya
    Ishii, Takahiro
    Okada, Kenichi
    Masu, Kazuya
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) : 1020 - 1029
  • [35] A new on-wafer de-embedding technique for on-chip RF transmission line interconnect characterization
    Tretiakov, Y
    Rascoe, J
    Vaed, K
    Woods, W
    Venkatadri, S
    Zwick, T
    ARFTG: AUTOMATIC RF TECHNIQUES GROUP, CONFERENCE DIGEST, SPRING 2004: ON WAFER CHARACTERIZATION, 2004, : 69 - 72
  • [36] The closed environment concept in VLSI on-chip transmission lines design and modeling
    Goren, David
    Gordin, Rachel
    Slafman, Shlomo
    Carmon, Roi
    10TH IEEE WORKSHOP ON SIGNAL PROPAGATION ON INTERCONNECTS, PROCEEDINGS, 2006, : 201 - +
  • [37] Micro strip line-based on-chip terahertz integrated devices for high sensitivity biosensors
    Kasai, Shintaro
    Tanabashi, Akihiro
    Kajiki, Kosuke
    Itsuji, Takeaki
    Kurosaka, Ryoji
    Yoneyama, Haruko
    Yamashita, Masatsugu
    Ito, Hiromasa
    Ouchi, Toshihiko
    Applied Physics Express, 2009, 2 (06):
  • [38] Micro Strip Line-Based On-Chip Terahertz Integrated Devices for High Sensitivity Biosensors
    Kasai, Shintaro
    Tanabashi, Akihiro
    Kajiki, Kosuke
    Itsuji, Takeaki
    Kurosaka, Ryoji
    Yoneyama, Haruko
    Yamashita, Masatsugu
    Ito, Hiromasa
    Ouchi, Toshihiko
    APPLIED PHYSICS EXPRESS, 2009, 2 (06)
  • [39] Power-aware high level evaluation model of interconnect length of on-chip memory network topology
    Wang, Xiao-Jun
    Shi, Feng
    Wang, Yi-Zhuo
    Zhang, Hong
    Chen, Xu
    Fu, Wen-Fei
    INTERNATIONAL JOURNAL OF COMPUTATIONAL SCIENCE AND ENGINEERING, 2018, 17 (04) : 422 - 431
  • [40] A High-Bandwidth MEMS Nanopositioner for On-Chip AFM: Design, Characterization, and Control
    Maroufi, Mohammad
    Bazaei, Ali
    Moheimani, S. O. Reza
    IEEE TRANSACTIONS ON CONTROL SYSTEMS TECHNOLOGY, 2015, 23 (02) : 504 - 512