On-chip interconnect-aware design and modeling methodology, based on high bandwidth transmission line devices

被引:0
|
作者
Goren, D [1 ]
Zelikson, M [1 ]
Gordin, R [1 ]
Wagner, IA [1 ]
Barger, A [1 ]
Amir, A [1 ]
Livshitz, B [1 ]
Sherman, A [1 ]
Tretiakov, Y [1 ]
Groves, R [1 ]
Park, J [1 ]
Jordan, D [1 ]
Strang, S [1 ]
Singh, R [1 ]
Dickey, C [1 ]
Harame, D [1 ]
机构
[1] IBM Haifa, Res & Dev Labs, MATAM, IL-31905 Haifa, Israel
关键词
interconnect; modeling; vlsi;
D O I
暂无
中图分类号
TP31 [计算机软件];
学科分类号
081202 ; 0835 ;
摘要
This paper expands the on-chip interconnect-aware methodology for high-speed analog and mixed signal design, presented in [4], into a wider class of designs, including dense layout CMOS design. The proposed solution employs a set of parameterized on-chip transmission line (T-line) devices for the critical interconnects, which is expanded to include coplanar structures while considering the silicon substrate effect. The generalized methodology contains treatment of the crossing line effects at the various design stages, including two way interaction between the post layout extraction tool and the T-line devices. The T-line device models are passive by construction, easily migratable among design environments, and allow for both time and frequency domain simulations. These models are verified by S-parameter measurements up to 110GHz, as well as by EM solver results. It is experimentally shown that the effect of properly designed discontinuities is negligible in most practical cases. The basic on-chip T-line methodology is being used extensively for numerous high-speed designs.
引用
收藏
页码:724 / 727
页数:4
相关论文
共 50 条
  • [21] Design and simulation of on-chip lossy transmission line pairs
    Demeester, Thomas
    De Zutter, Daniel
    2008 IEEE WORKSHOP ON SIGNAL PROPAGATION ON INTERCONNECTS, 2008, : 116 - 117
  • [22] Fast Thermal Coupling Simulation of On-chip Hot Interconnect for Thermal-aware EM Methodology
    Pan, Stephen H.
    Chang, Norman
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 1168 - 1175
  • [23] Exploiting variable cycle transmission energy-efficient on-chip interconnect design
    Kalyan, T. Venkata
    Mutyam, Madhu
    Rao, P. Vijaya Sankara
    21ST INTERNATIONAL CONFERENCE ON VLSI DESIGN: HELD JOINTLY WITH THE 7TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS, PROCEEDINGS, 2008, : 235 - +
  • [24] On-chip Differential-Transmission-Line(DTL) interconnect for 22nm technology
    Okada, Kenichi
    Ito, Hiroyuki
    Masu, Kazuya
    ADVANCED METALLIZATION CONFERENCE 2006 (AMC 2006), 2007, : 29 - 33
  • [25] Low-power design methodology for an on-chip bus with adaptive bandwidth capability
    Bashirullah, R
    Liu, WT
    Cavin, RK
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 628 - 633
  • [26] A design-oriented methodology for accurate modeling of on-chip interconnects
    Gonzalez-Diaz, Oscar
    Linares-Aranda, Monico
    Torres-Torres, Reydezel
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 71 (02) : 221 - 230
  • [27] A design-oriented methodology for accurate modeling of on-chip interconnects
    Oscar Gonzalez-Diaz
    Monico Linares-Aranda
    Reydezel Torres-Torres
    Analog Integrated Circuits and Signal Processing, 2012, 71 : 221 - 230
  • [28] High-Speed Low-Power Global On-Chip Interconnect Based on Delayed Symbol Transmission
    Park, Kwang-Il
    Koo, Ja-Hyuck
    Shin, Won-Hwa
    Jun, Young-Hyun
    Kong, Bai-Sun
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2012, 12 (02) : 168 - 174
  • [29] Design Methodology and Jitter Analysis of a Delay Line for High-Accuracy On-Chip Jitter Measurements
    Niitsu, Kiichi
    Sakuma, Kazunori
    Harigai, Naohiro
    Hirabayashi, Daiki
    Takai, Nobukazu
    Yamaguchi, Takahiro J.
    Kobayashi, Haruo
    ADVANCED MICRO-DEVICE ENGINEERING IV, 2014, 596 : 176 - +
  • [30] Analysis and Design of On-Chip RF Interconnect Line for Wideband True-Time Delay Line Application
    Chen, Yang
    Qiu, Zhaoyang
    Di, Xiaofei
    Chen, Xianqing
    Zhang, Yu-Dong
    JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2021, 30 (08)