Fast 6T SRAM Bit-Line Computing with Consecutive Short Pulse Word-Lines and Skewed Inverter

被引:1
作者
Jeong, Jinho [1 ]
Park, Jongsun [1 ]
机构
[1] Korea Univ, Sch Elect Engn, Seoul, South Korea
来源
2020 17TH INTERNATIONAL SOC DESIGN CONFERENCE (ISOCC 2020) | 2020年
关键词
In-Memory Computing; Read Disturb; Bitline Computing; Short Pulse WL;
D O I
10.1109/ISOCC50952.2020.9333058
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
To overcome the von-Neumann bottleneck, static random-access memory (SRAM)-based in-memory computing (IMC) which enables parallel data processing in the memory, is being researched. To prevent the read disturbance issue, conventional 6T SRAM IMC employs Word-Line Under-Drive (WLUD), which leads to slow bit-line (BL) computing. Another approach to cope with the read disturbance is to use 10T SRAM cells in which BLs are decoupled for read and write operation. However, the overhead in the bit-cell array density is not affordable. In this paper, a fast 6T SRAM BL computing technique that prevents the read disturbance issue is proposed. The proposed technique adopts two consecutive short pulse WLs to avoid read disturbance, and skewed-inverter-based sense amplifiers to achieve the fast BL computation. A feedback loop for faster BL computing is also proposed. 128 x 128 IMC architecture is implemented using a 28nm CMOS process, and the delay of BL computing is improved 0.354X compared to WLUD in the worst case.
引用
收藏
页码:292 / 293
页数:2
相关论文
共 4 条
[1]  
Akyel KC, 2016, 2016 IEEE INTERNATIONAL CONFERENCE ON REBOOTING COMPUTING (ICRC)
[2]  
Bong K, 2017, ISSCC DIG TECH PAP I, P248, DOI 10.1109/ISSCC.2017.7870354
[3]   A 28 nm Configurable Memory (TCAM/BCAM/SRAM) Using Push-Rule 6T Bit Cell Enabling Logic-in-Memory [J].
Jeloka, Supreet ;
Akesh, Naveen Bharathwaj ;
Sylvester, Dennis ;
Blaauw, David .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (04) :1009-1021
[4]   A Dual-Split 6T SRAM-Based Computing-in-Memory Unit-Macro With Fully Parallel Product-Sum Operation for Binarized DNN Edge Processors [J].
Si, Xin ;
Khwa, Win-San ;
Chen, Jia-Jing ;
Li, Jia-Fang ;
Sun, Xiaoyu ;
Liu, Rui ;
Yu, Shimeng ;
Yamauchi, Hiroyuki ;
Li, Qiang ;
Chang, Meng-Fan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2019, 66 (11) :4172-4185