A 130 mV SRAM With Expanded Write and Read Margins for Subthreshold Applications

被引:94
作者
Chang, Meng-Fan [1 ]
Chang, Shi-Wei [1 ]
Chou, Po-Wei [1 ]
Wu, Wei-Cheng [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 30013, Taiwan
关键词
Low supply voltage; SRAM; read disturb; subthreshold voltage; write margin; 2-PORT SRAM; POWER; CELL; OPERATION; CHIP; TECHNOLOGY; REDUCTION; DESIGN;
D O I
10.1109/JSSC.2010.2091321
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
SRAM suffers read-disturb and write failures at a low supply voltage, especially at deep subthreshold operation. This study proposes a 9T-SRAM cell with a data-aware-feedback-cutoff (DAFC) scheme to enlarge the write margin and dynamic-read-decoupled (DRD) scheme to prevent read-disturb for achieving deep subthreshold operation. A 30 mV negative-pumped wordline scheme is employed to suppress bitline leakage current. The fabricated 90 nm 32 Kb 9T-SRAM macro achieves 130 mV VDDmin. All the 32 Kb 9T cells are stable across read and write operations when operated at 105 mV.
引用
收藏
页码:520 / 529
页数:10
相关论文
共 54 条
[1]   Process variation in embedded memories: Failure analysis and variation aware architecture [J].
Agarwal, A ;
Paul, BC ;
Mukhopadhyay, S ;
Roy, K .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2005, 40 (09) :1804-1814
[2]  
[Anonymous], 2008, 2008 IEEE INT EL DEV, DOI DOI 10.1109/IEDM.2008.4796660
[3]  
[Anonymous], 2008, IEEE ISSCC
[4]  
Bhavnagarwala A, 2005, INT EL DEVICES MEET, P675
[5]   A Sub-600mV, fluctuation tolerant 65nm CMOS SRAM array with dynamic cell biasing [J].
Bhavnagarwala, Azeez ;
Kosonocky, Stephen ;
Chan, Yuen ;
Stawiasz, Kevin ;
Srinivasan, Urna ;
Kowalczyk, Steve ;
Ziegler, Matt .
2007 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2007, :78-79
[6]  
Burd T. D., 2000, IEEE J SOLID-ST CIRC, V24, P1827
[7]   Static noise margin variation for sub-threshold SRAM in 65-nm CMOS [J].
Calhoun, Benton H. ;
Chandrakasan, Anantha P. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2006, 41 (07) :1673-1679
[8]  
CALHOUN BH, 2006, IEEE INT SOL STAT CI, P2592
[9]  
Chang L, 2005, 2005 Symposium on VLSI Technology, Digest of Technical Papers, P128
[10]   An 8T-SRAM for variability tolerance and low-voltage operation in high-performance caches [J].
Chang, Leland ;
Montoye, Robert K. ;
Nakamura, Yutaka ;
Batson, Kevin A. ;
Eickemeyer, Richard J. ;
Dennard, Robert H. ;
Haensch, Wilfried ;
Jamsek, Damir .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (04) :956-963