Decimator systolic arrays design space exploration for multirate signal processing applications

被引:1
作者
Shoukry, Mohammed [1 ]
Gebali, Fayez [1 ]
Agathoklis, Panajotis [1 ]
机构
[1] Univ Victoria, Elect & Comp Engn, Victoria, BC, Canada
关键词
signal processing; antialiasing; systolic arrays; FIR filters; filtering theory; field programmable gate arrays; decimator systolic arrays design space exploration; multirate signal processing applications; systolic array structure; antialiasing FIR filter; downsampler; systematic methodology; dependence graph; projection operations; systolic array design options; fastest design; known decimator designs; downsampling; polyphase design; polyphase antialiasing filter; field-programmable gate array implementations; decimator implementation; decimation factor; FIR filter coefficients; FILTERS;
D O I
10.1049/iet-cds.2019.0077
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This study presents a new systolic array structure for a decimator that merges the antialiasing finite impulse response (FIR) filter with the downsampler. The development of the structure is based on a systematic methodology. Using this methodology, a dependence graph for the decimator was obtained that combined the antialiasing filter and the downsampler. Different data scheduling and projection operations were developed to obtain different proposed designs. Six systolic array design options were obtained and evaluated. The fastest design was selected for hardware implementation and compared with the other two well known decimator designs; namely, conventional design, in which the antialiasing filter is followed by a downsampling and the polyphase design, in which a commutator is followed by the polyphase antialiasing filter. Field-programmable gate array implementations for the proposed and the other two designs confirm that the proposed decimator implementation outperforms in terms of area, speed, and power as the decimation factor increases regardless of the number of FIR filter coefficients.
引用
收藏
页码:1232 / 1240
页数:9
相关论文
共 34 条
  • [11] Gopi E., 2018, MULTIDISCIPLINARY DI
  • [12] Gudino L. J., 2009, P INT S INTELLIGENT, P1
  • [13] A methodology for implementing decimator FIR filters on FPGA
    Harize, Saliha
    Benouaret, Mohamed
    Doghmane, Noureddine
    [J]. AEU-INTERNATIONAL JOURNAL OF ELECTRONICS AND COMMUNICATIONS, 2013, 67 (12) : 993 - 1004
  • [14] Rigel: Flexible Multi-Rate Image Processing Hardware
    Hegarty, James
    Daly, Ross
    DeVito, Zachary
    Ragan-Kelley, Jonathan
    Horowitz, Mark
    Hanrahan, Pat
    [J]. ACM TRANSACTIONS ON GRAPHICS, 2016, 35 (04):
  • [15] Jayaprakasan1 V., 2013, INT J ADV RES COMPUT, V2, P2830
  • [16] Jetly A., 2017, INT J RECENT INNOV T, V5, P1068
  • [17] Kelly SI, 2014, IEEE RAD CONF, P1046, DOI 10.1109/RADAR.2014.6875748
  • [18] Lee TY, 2017, 2017 IEEE MTT-S INTERNATIONAL CONFERENCE ON MICROWAVES FOR INTELLIGENT MOBILITY (ICMIM), P64, DOI 10.1109/ICMIM.2017.7918857
  • [19] Liu CL, 2015, INT CONF ACOUST SPEE, P3861, DOI 10.1109/ICASSP.2015.7178694
  • [20] Liu T, 2016, 2016 IEEE INTERNATIONAL CONFERENCE ON ELECTRONIC INFORMATION AND COMMUNICATION TECHNOLOGY ICEICT 2016 PROCEEDINGS, P170, DOI 10.1109/ICEICT.2016.7879676