Placement of 3D ICs with thermal and interlayer via considerations

被引:65
作者
Goplen, Brent [1 ]
Sapatnekar, Sachin [2 ]
机构
[1] IBM Sys & Tech Grp, Essex Jct, VT USA
[2] Univ Minnesota, Minneapolis, MN 55455 USA
来源
2007 44TH ACM/IEEE DESIGN AUTOMATION CONFERENCE, VOLS 1 AND 2 | 2007年
关键词
3-D IC; 3-D VLSI; thermal optimization; temperature; placement; interlayer vias;
D O I
10.1109/DAC.2007.375239
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
Thermal problems and limitations on interlayer via densities are important design constraints on three-dimensional integrated circuits (3D ICs), and need to be considered during global and detailed placement. Analytical and partitioning-based techniques are developed to explore the tradeoff between wirelength, interlayer via counts, and thermal effects. This method allows wirelengths to be minimized for any desired interlayer via density and temperatures to be reduced while minimizing deleterious effects on wirelength and interlayer via counts. Wirelength reductions within 2% of the optimal can be achieved using 46% fewer interlayer vias. Temperatures can be reduced by about 20% with only 1% higher wirelengths and 10% more interlayer vias.
引用
收藏
页码:626 / +
页数:2
相关论文
共 18 条
[1]  
Burns J., 2001, 2001 IEEE International Solid-State Circuits Conference. Digest of Technical Papers. ISSCC (Cat. No.01CH37177), P268, DOI 10.1109/ISSCC.2001.912632
[2]   Optimality and scalability study of existing placement algorithms [J].
Chang, CC ;
Cong, J ;
Romesis, M ;
Xie, M .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2004, 23 (04) :537-549
[3]  
CHEN G, ISPD 03, P75
[4]  
CHU CN, ISPD 97, P163
[5]  
CONG J, 1998, INVITED SRC DESIGN S, P1
[6]  
DAS S, ASP DAC 03, P53
[7]  
DENG Y, ISPD 01, P171
[8]   A PROCEDURE FOR PLACEMENT OF STANDARD-CELL VLSI CIRCUITS [J].
DUNLOP, AE ;
KERNIGHAN, BW .
IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 1985, 4 (01) :92-98
[9]  
GOPLEN B, ICCAD 03, P86
[10]  
HENTSCHKE R, P S INT CIRC SYST DE, P220