A scalable H.264/AVC deblocking filter architecture

被引:2
作者
Cervero, T. [1 ]
Otero, A. [2 ]
Lopez, S. [1 ]
de la Torre, E. [2 ]
Callico, G. M. [1 ]
Riesgo, T. [2 ]
Sarmiento, R. [1 ]
机构
[1] Univ Las Palmas Gran Canaria, Inst Appl Microelect IUMA, Las Palmas Gran Canaria 35017, Spain
[2] Univ Politecn Madrid, Ctr Ind Elect, Madrid 28007, Spain
关键词
FPGA; Deblocking filter; Scalability; H.264/AVC; Macroblock; DECODER; CYCLES/MB; SYSTEMS; QFHD;
D O I
10.1007/s11554-013-0359-9
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The deblocking filter (DF) is one of the most complex functional cores of the H.264/AVC and SVC codecs. Its computational cost is heavily dependent on the video profile and the selected scalability level. With the goal of providing faster and better solutions, developers are focused on designing hardware architectures. Thus, it is possible taking advantage of multitasking, reusability and parallelization techniques. In this context, this work proposes a scalable DF architecture that is able to adapt its structure and performance to different video configurations, due to its modular and regular structure. The scalability feature avoids redesigning the whole architecture in case of the environmental demands or the configuration settings change. These facts mean savings in terms of design productivity and silicon area by adapting the necessary logical resources to each condition. Furthermore, regarding the data dependences involved in the H.264/AVC DF algorithm, the proposed architecture relies on an improved version of a traditional wavefront parallelization strategy, also proposed by the authors. This solution reduces the amount of clock cycles needed to filter a video frame as compared to traditional strategies. Implementation results, in an FPGA Virtex-5, demonstrate the performance benefits of this flexible solution as compared to some rigid state-of-the-art deblocking filter approaches.
引用
收藏
页码:81 / 105
页数:25
相关论文
共 50 条
  • [41] A Fast Architecture for H.264/AVC Deblocking Filter Using a Clock Cycles Saving Process
    Torabi, Mohammad
    Vafaei, Abbas
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2012, 69 (02): : 189 - 196
  • [42] A Fast Architecture for H.264/AVC Deblocking Filter Using a Clock Cycles Saving Process
    Mohammad Torabi
    Abbas Vafaei
    Journal of Signal Processing Systems, 2012, 69 : 189 - 196
  • [43] A directional deblocking filter based on intra prediction for H.264/AVC
    Jeong, Jinwoo
    Kim, Sungjei
    Kim, Yong-Goo
    Choi, Yungho
    Choe, Yoonsik
    IEICE ELECTRONICS EXPRESS, 2009, 6 (12): : 864 - 869
  • [44] An efficient arithmetic for deblocking filter of H.264/AVC video coding
    Zhang, Jiangxin
    Chen, Xiaohong
    2008 4TH INTERNATIONAL CONFERENCE ON WIRELESS COMMUNICATIONS, NETWORKING AND MOBILE COMPUTING, VOLS 1-31, 2008, : 3367 - 3369
  • [45] Deeply pipelined DSP solution to deblocking filter for H.264/AVC
    Yang, Zhigang
    Gao, Wen
    Liu, Yan
    Zhao, Debin
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2006, 52 (04) : 1267 - 1274
  • [46] A Fast-Deblocking Boundary-strength Based Architecture Design of Deblocking Filter in H.264/AVC Applications
    Chun-Lung Hsu
    Yu-Sheng Huang
    Journal of Signal Processing Systems, 2008, 52 : 211 - 229
  • [47] A fast-deblocking boundary-strength based architecture design of deblocking filter in H.264/AVC applications
    Hsu, Chun-Lung
    Huang, Yu-Sheng
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2008, 52 (03): : 211 - 229
  • [48] Scalable 2D architecture for H.264 SVC deblocking filter with reconfiguration capabilities for on-demand adaptation
    Cervero, T.
    Otero, A.
    de la Torre, E.
    Lopez, S.
    Callico, G. M.
    Riesgo, T.
    Sarmiento, R.
    VLSI CIRCUITS AND SYSTEMS V, 2011, 8067
  • [49] A 48 Cycles/MB H.264/AVC Deblocking Filter Architecture for Ultra High Definition Applications
    Zhou, Dajiang
    Zhou, Jinjia
    Zhu, Jiayi
    Goto, Satoshi
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2009, E92A (12) : 3203 - 3210
  • [50] Hardware-and-Memory-Sharing Architecture of Deblocking Filter for VP8 and H.264/AVC
    Wu, Chung-Bin
    Wang, Li-Hung
    Chou, Yu-Lin
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2017, 63 (03) : 216 - 224