A scalable H.264/AVC deblocking filter architecture

被引:2
作者
Cervero, T. [1 ]
Otero, A. [2 ]
Lopez, S. [1 ]
de la Torre, E. [2 ]
Callico, G. M. [1 ]
Riesgo, T. [2 ]
Sarmiento, R. [1 ]
机构
[1] Univ Las Palmas Gran Canaria, Inst Appl Microelect IUMA, Las Palmas Gran Canaria 35017, Spain
[2] Univ Politecn Madrid, Ctr Ind Elect, Madrid 28007, Spain
关键词
FPGA; Deblocking filter; Scalability; H.264/AVC; Macroblock; DECODER; CYCLES/MB; SYSTEMS; QFHD;
D O I
10.1007/s11554-013-0359-9
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
The deblocking filter (DF) is one of the most complex functional cores of the H.264/AVC and SVC codecs. Its computational cost is heavily dependent on the video profile and the selected scalability level. With the goal of providing faster and better solutions, developers are focused on designing hardware architectures. Thus, it is possible taking advantage of multitasking, reusability and parallelization techniques. In this context, this work proposes a scalable DF architecture that is able to adapt its structure and performance to different video configurations, due to its modular and regular structure. The scalability feature avoids redesigning the whole architecture in case of the environmental demands or the configuration settings change. These facts mean savings in terms of design productivity and silicon area by adapting the necessary logical resources to each condition. Furthermore, regarding the data dependences involved in the H.264/AVC DF algorithm, the proposed architecture relies on an improved version of a traditional wavefront parallelization strategy, also proposed by the authors. This solution reduces the amount of clock cycles needed to filter a video frame as compared to traditional strategies. Implementation results, in an FPGA Virtex-5, demonstrate the performance benefits of this flexible solution as compared to some rigid state-of-the-art deblocking filter approaches.
引用
收藏
页码:81 / 105
页数:25
相关论文
共 50 条
  • [21] Parallel processing for deblocking filter in H.264/AVC
    Chen, CM
    Chen, CH
    PROCEEDINGS OF THE FOURTH IASTED INTERNATIONAL CONFERENCE ON COMMUNICATIONS, INTERNET, AND INFORMATION TECHNOLOGY, 2005, : 188 - 191
  • [22] An efficient architecture of deblocking filter with high frame rate for H.264/AVC
    Lim, Yo-Han
    Min, Kyeong-Yuk
    Chong, Jong-Wha
    SIGNAL PROCESSING-IMAGE COMMUNICATION, 2006, 21 (07) : 599 - 607
  • [23] An efficient architecture of high-performance deblocking filter for H.264/AVC
    Lee, Seonyoung
    Cho, Kyeongsoon
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2006, E89A (06) : 1736 - 1739
  • [24] High Efficient H.264/AVC Deblocking Filter Architecture for Real-time QFHD
    Tsai, Tsung-Han
    Pan, Yu-Nan
    IEEE TRANSACTIONS ON CONSUMER ELECTRONICS, 2009, 55 (04) : 2248 - 2256
  • [25] HLS and manual Design methodology for H.264/AVC Deblocking Filter
    Damak, Taheni
    Ayadi, LellaAycha
    Masmoudi, Nouri
    Bilavarn, Sebastien
    2015 World Congress on Information Technology and Computer Applications (WCITCA), 2015,
  • [26] A New Pipelined Architecture of an H.264/MPEG-4 AVC Deblocking Filter
    Husemann, Ronaldo
    Susin, Altamiro Amadeu
    Roesler, Valter
    SBCCI 2008: 21ST SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2008, : 222 - 227
  • [27] Alternative processing order with efficient architecture for adaptive deblocking filter in H.264/AVC
    Chen, CM
    Chen, CH
    Zeng, JP
    Chang, YP
    Tang, JJ
    PROCEEDINGS OF THE FOURTH IASTED INTERNATIONAL CONFERENCE ON COMMUNICATIONS, INTERNET, AND INFORMATION TECHNOLOGY, 2005, : 184 - 187
  • [28] High Performance Adaptive Deblocking Filter for H.264/AVC
    Paul, Anand
    IETE TECHNICAL REVIEW, 2013, 30 (02) : 157 - 161
  • [29] A Very High Throughput Deblocking Filter for H.264/AVC
    Kthiri, M.
    Le Gal, B.
    Kadionik, P.
    Ben Atitallah, A.
    JOURNAL OF SIGNAL PROCESSING SYSTEMS FOR SIGNAL IMAGE AND VIDEO TECHNOLOGY, 2013, 73 (02): : 189 - 199
  • [30] Fast deblocking filter with highly parallel and pipelined architecture for H.264/AVC decoder
    Meng, N.
    Zhang, Q. H.
    IMAGING SCIENCE JOURNAL, 2011, 59 (05) : 274 - 277