Robust TSV-based 3D NoC Design to Counteract Electromigration and Crosstalk Noise

被引:0
作者
Das, Sourav [1 ]
Doppa, Janardhan Rao [1 ]
Pande, Partha Pratim [1 ]
Chakrabarty, Krishnendu [2 ]
机构
[1] Washington State Univ, Sch EECS, Pullman, WA 99164 USA
[2] Duke Univ, Dept ECE, Durham, NC USA
来源
PROCEEDINGS OF THE 2017 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE) | 2017年
基金
美国国家科学基金会;
关键词
Crosstalk; electromigration; TSVs; MTTF; 3D NoC; manycore chip; lifetime; reliability; ICS; NETWORKS; CHIP;
D O I
暂无
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
A 3D network-on-chip (3D NoC) is an enabler for the design of high-performance and energy-efficient manycore chips. Most popular 3D NoCs utilize the Through-Silicon-Via (TSV)-based vertical links (VLs) as the communication pillars between the planar dies. However, the TSVs in a 3D NoC may fail due to both workload-induced stress and crosstalk capacitance. This failure negatively affects the overall achievable performance of the 3D NoC. In this work, we analyze the joint effects of workload-induced stress and crosstalk on the TSV mean-time-to-failure (MTTF) and hence the 3D NoC lifetime. We demonstrate that if we only consider the effects of electromigration on the TSVs due to workload-induced stress then the estimated MTTF and the subsequently lifetime of 3D NoC are too optimistic. Due to the combined effects of workload and crosstalk noise, the lifetime of 3D NoC reduces significantly. Subsequently, we demonstrate that a spare TSV allocation methodology considering the joint effects of workload and crosstalk noise enhances the lifetime of the 3D NoC by a factor of 4.6 compared to when only the workload is considered for a given spare budget of 5%.
引用
收藏
页码:1366 / 1371
页数:6
相关论文
共 50 条
[21]   Scalable Design Methodology and Online Algorithm for TSV-Cluster Defects Recovery in Highly Reliable 3D-NoC Systems [J].
Dang, Khanh N. ;
Ben Ahmed, Akram ;
Okuyama, Yuichi ;
Ben Abdallah, Abderazek .
IEEE TRANSACTIONS ON EMERGING TOPICS IN COMPUTING, 2020, 8 (03) :577-590
[22]   Understanding the Pre-Failure Thermo-Mechanical Issues In Electromigration of TSV Enabled 3D ICs [J].
Sunday, Christopher E. ;
Veksler, Dmitry ;
Cheung, Kin C. ;
Obeng, Yaw S. .
EMERGING MATERIALS FOR POST CMOS DEVICES/SENSING AND APPLICATIONS 8, 2017, 77 (02) :71-77
[23]   CC-RTSV: Cross-Cellular Based Redundant TSV Design for 3D ICs [J].
Ni, Tianming ;
Shu, Yue ;
Chang, Hao ;
Lu, Lin ;
Dai, Guangzhen ;
Zhu, Shidong ;
Qu, Chengming ;
Huang, Zhengfeng .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2020, 29 (11)
[24]   STA: A Highly Scalable Low latency Butterfly Fat Tree Based 3D NoC Design [J].
Bose, Avik ;
Ghosal, Prasun ;
Mohanty, Saraju P. .
2016 IEEE COMPUTER SOCIETY ANNUAL SYMPOSIUM ON VLSI (ISVLSI), 2016, :496-501
[25]   Optimizing 3D NoC Design for Energy Efficiency: A Machine Learning Approach [J].
Das, Sourav ;
Doppa, Janardhan Rao ;
Kim, Dae Hyun ;
Pande, Partha Pratim ;
Chakrabarty, Krishnendu .
2015 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2015, :705-712
[26]   A 3D topology based-on partial overlapped clusters for NoC [J].
Li, Min ;
Gu, Huaxi ;
Yang, Yintang ;
Wang, Kun .
IEICE ELECTRONICS EXPRESS, 2014, 11 (19)
[27]   A novel 3D NoC architecture based on De Bruijn graph [J].
Chen, Yiou ;
Hu, Jianhao ;
Ling, Xiang ;
Huang, Tingting .
COMPUTERS & ELECTRICAL ENGINEERING, 2012, 38 (03) :801-810
[28]   Design of fault-tolerant router for 3D NoC based on virtual channel fault granularity partition [J].
Ouyang, Yiming ;
Zhang, Yidong ;
Liang, Huaguo ;
Huang, Zhengfeng ;
Chang, Hao .
Jisuanji Yanjiu yu Fazhan/Computer Research and Development, 2014, 51 (09) :1993-2002
[29]   An Inductive-Coupling Interconnected Application-Specific 3D NoC Design [J].
Zhang, Zhen ;
Yin, Shouyi ;
Liu, Leibo ;
Wei, Shaojun .
IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2013, E96A (12) :2633-2644
[30]   Fast thermal analysis of TSV-based 3D-ICs by GMRES with symmetric successive over-relaxation (SSOR) preconditioning [J].
Zhu, Jianping ;
Liu, Yingying ;
Zhuang, Wei ;
Tang, Wanchun .
2015 IEEE ELECTRICAL DESIGN OF ADVANCED PACKAGING AND SYSTEMS SYMPOSIUM, 2015, :178-181