Bimodal packet aware scheduling for an OFDMA based on-chip RF interconnect

被引:2
|
作者
Unlu, Eren [1 ]
Moy, Christophe [1 ]
机构
[1] CentraleSupelec, IETR, Rennes, France
关键词
Chip multiprocessors (CMP); On-chip RF interconnect; Orthogonal Frequency Division Multiplexing (OFDM); Dynamic bandwidth allocation; TECHNOLOGY;
D O I
10.1016/j.jpdc.2017.05.002
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
As massive microprocessors with thousands of cores are on the horizon, using Radio Frequency (RF) or state-of-the-art nanophotonic on-chip interconnects appears as a solution to cope with current latency constraints. Due to their reliance on numerous static circuitry to generate communication channels, proposed architectures cannot rearbitrate the available bandwidth to on-chip nodes according to instantaneous traffic demands. In this paper, we present an Orthogonal Frequency Division Multiple Access (OFDMA) based wired on-chip RF interconnect as an effective reconfigurable and broadcast capable modulation. A hierarchical 2048-core CMP architecture is explained along with its hybrid cache coherency mechanism. Based on this novel architecture, we introduce an innovative bandwidth arbitration mechanism which allocates more bandwidth to cache-line carrying long packets without requiring extra signaling overhead. Exploiting broadcast capability and effective reconfigurability, we show that this bimodal packet aware communication infrastructure can provide up to 10x less average latency compared to a static counterpart under certain circumstances. (C) 2017 Elsevier Inc. All rights reserved.
引用
收藏
页码:15 / 28
页数:14
相关论文
共 50 条
  • [21] On-Chip Cache Hierarchy-Aware Tile Scheduling for Multicore Machines
    Liu, Jun
    Zhang, Yuanrui
    Ding, Wei
    Kandemir, Mahmut
    2011 9TH ANNUAL IEEE/ACM INTERNATIONAL SYMPOSIUM ON CODE GENERATION AND OPTIMIZATION (CGO), 2011, : 161 - 170
  • [22] Learning-Based On-Chip Parallel Interconnect Delay Estimation
    Najafi, Amir
    Najafi, Ardalan
    Nevarez, Yarib
    Garcia-Ortiz, Alberto
    2022 11TH INTERNATIONAL CONFERENCE ON MODERN CIRCUITS AND SYSTEMS TECHNOLOGIES (MOCAST), 2022,
  • [23] Simulation-based approach for evaluating On-Chip Interconnect architectures
    Suboh, Suboh
    Bakhouya, Mohamed
    Lopez-Buedo, Sergio
    El-Ghazawi, Tarek
    2008 4TH SOUTHERN CONFERENCE ON PROGRAMMABLE LOGIC, PROCEEDINGS, 2008, : 75 - 80
  • [24] PHY- and MAC-aware resource allocation and packet scheduling for single-cell OFDMA packet networks
    Mobile Radio-Communications Laboratory, ECE School, National Technical University of Athens, Athens, Greece
    J. Commun., 2008, 4 (59-70):
  • [25] Scheduling-Aware Interconnect Synthesis for FPGA-based Multi-Processor Systems-on-Chip
    Fusella, Edoardo
    Cilardo, Alessandro
    Mazzeo, Antonino
    2015 25TH INTERNATIONAL CONFERENCE ON FIELD PROGRAMMABLE LOGIC AND APPLICATIONS, 2015,
  • [26] Urgency and efficiency based packet scheduling algorithm for OFDMA wireless system
    Ryu, S
    Ryu, B
    Seo, H
    Shin, M
    ICC 2005: IEEE INTERNATIONAL CONFERENCE ON COMMUNICATIONS, VOLS 1-5, 2005, : 2779 - 2785
  • [27] Resource Allocation and Packet Scheduling in OFDMA-Based Cellular Networks
    Rodrigues, Emanuel B.
    Casadevall, Fernando
    Sroka, Pawel
    Moretti, Marco
    Dainelli, Giulio
    2009 4TH INTERNATIONAL CONFERENCE ON COGNITIVE RADIO ORIENTED WIRELESS NETWORKS AND COMMUNICATIONS, 2009, : 239 - +
  • [28] Critical Packet Prioritisation by Slack-Aware Re-routing in On-Chip Networks
    Das, Abhijit
    Babu, Sarath
    Jose, John
    Jose, Sangeetha
    Palesi, Maurizio
    2018 TWELFTH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS), 2018,
  • [29] Fast Thermal Coupling Simulation of On-chip Hot Interconnect for Thermal-aware EM Methodology
    Pan, Stephen H.
    Chang, Norman
    2015 IEEE 65TH ELECTRONIC COMPONENTS AND TECHNOLOGY CONFERENCE (ECTC), 2015, : 1168 - 1175
  • [30] C2-DLM: Cache Coherence aware Dual Link Mesh for On-chip Interconnect
    Yadav, Sonal
    Laxmi, V.
    Gaur, M. S.
    Bhargava, Megha
    2015 19TH INTERNATIONAL SYMPOSIUM ON VLSI DESIGN AND TEST (VDAT), 2015,