Bimodal packet aware scheduling for an OFDMA based on-chip RF interconnect

被引:2
|
作者
Unlu, Eren [1 ]
Moy, Christophe [1 ]
机构
[1] CentraleSupelec, IETR, Rennes, France
关键词
Chip multiprocessors (CMP); On-chip RF interconnect; Orthogonal Frequency Division Multiplexing (OFDM); Dynamic bandwidth allocation; TECHNOLOGY;
D O I
10.1016/j.jpdc.2017.05.002
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
As massive microprocessors with thousands of cores are on the horizon, using Radio Frequency (RF) or state-of-the-art nanophotonic on-chip interconnects appears as a solution to cope with current latency constraints. Due to their reliance on numerous static circuitry to generate communication channels, proposed architectures cannot rearbitrate the available bandwidth to on-chip nodes according to instantaneous traffic demands. In this paper, we present an Orthogonal Frequency Division Multiple Access (OFDMA) based wired on-chip RF interconnect as an effective reconfigurable and broadcast capable modulation. A hierarchical 2048-core CMP architecture is explained along with its hybrid cache coherency mechanism. Based on this novel architecture, we introduce an innovative bandwidth arbitration mechanism which allocates more bandwidth to cache-line carrying long packets without requiring extra signaling overhead. Exploiting broadcast capability and effective reconfigurability, we show that this bimodal packet aware communication infrastructure can provide up to 10x less average latency compared to a static counterpart under certain circumstances. (C) 2017 Elsevier Inc. All rights reserved.
引用
收藏
页码:15 / 28
页数:14
相关论文
共 50 条
  • [11] QoS Aware Packet Scheduling with Adaptive Resource Allocation for OFDMA Based LTE-Advanced Networks
    Kausar, R.
    Chen, Y.
    Chai, K. K.
    PROCEEDINGS OF 2011 INTERNATIONAL CONFERENCE ON COMMUNICATION TECHNOLOGY AND APPLICATION, ICCTA2011, 2011, : 207 - 212
  • [12] A Simultaneous Tri-band On-Chip RF-Interconnect for Future Network-on-Chip
    Tam, Sai-Wang
    Socher, Eran
    Wong, Alden
    Chang, Mau-Chung Frank
    2009 SYMPOSIUM ON VLSI CIRCUITS, DIGEST OF TECHNICAL PAPERS, 2009, : 90 - 91
  • [13] Packet Utility Based Packet Scheduling for OFDMA Networks with Heterogeneous Delay Requirements
    Lv, Gangming
    Zhu, Shihua
    Zhong, Zhimeng
    IEICE TRANSACTIONS ON COMMUNICATIONS, 2009, E92B (06) : 2336 - 2340
  • [14] Thermally Aware Modeling and Performance Analysis of MLGNR as On-Chip VLSI Interconnect Material
    Sharma, Himanshu
    Sandha, Karmjit Singh
    JOURNAL OF ELECTRONIC MATERIALS, 2019, 48 (08) : 4902 - 4912
  • [15] Thermally Aware Modeling and Performance Analysis of MLGNR as On-Chip VLSI Interconnect Material
    Himanshu Sharma
    Karmjit Singh Sandha
    Journal of Electronic Materials, 2019, 48 : 4902 - 4912
  • [16] On-chip interconnect-aware design and modeling methodology, based on high bandwidth transmission line devices
    Goren, D
    Zelikson, M
    Gordin, R
    Wagner, IA
    Barger, A
    Amir, A
    Livshitz, B
    Sherman, A
    Tretiakov, Y
    Groves, R
    Park, J
    Jordan, D
    Strang, S
    Singh, R
    Dickey, C
    Harame, D
    40TH DESIGN AUTOMATION CONFERENCE, PROCEEDINGS 2003, 2003, : 724 - 727
  • [17] CDMA bus-based on-chip interconnect infrastructure
    Nikolic, Tatjana
    Stojcev, Mile
    Djordjevic, Goran
    MICROELECTRONICS RELIABILITY, 2009, 49 (04) : 448 - 459
  • [18] An OFDMA Based RF Interconnect for Massive Multi-core Processors
    Unlu, Eren
    Hamieh, Mohamad
    Moy, Christophe
    Ariaudo, Myriam
    Louet, Yves
    Drillet, Frederic
    Briere, Alexandre
    Zerioul, Lounis
    Denoulet, Julien
    Pinna, Andrea
    Granado, Bertrand
    Pecheux, Francois
    Duperrier, Cedric
    Quintanel, Sebastien
    Romain, Olivier
    Bourdel, Emmanuelle
    2014 EIGHTH IEEE/ACM INTERNATIONAL SYMPOSIUM ON NETWORKS-ON-CHIP (NOCS), 2014, : 182 - 183
  • [19] Adaptive Qos-Aware Wireless Packet Scheduling in OFDMA Broadband Wireless Systems
    Myung, Kwangsik
    Ryu, Seungwan
    Ryu, Yunghan
    Hong, Seungkxvon
    Yoo, Myungsik
    INFORMATION NETWORKING: TOWARDS UBIQUITOUS NETWORKING AND SERVICES, 2008, 5200 : 60 - +
  • [20] Flexible Test Scheduling for an Asynchronous On-Chip Interconnect through Special Data Transfer
    Iwagaki, Tsuyoshi
    Takeda, Eiri
    Kaneko, Mineo
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2011, E94A (12) : 2563 - 2570