Bimodal packet aware scheduling for an OFDMA based on-chip RF interconnect

被引:2
|
作者
Unlu, Eren [1 ]
Moy, Christophe [1 ]
机构
[1] CentraleSupelec, IETR, Rennes, France
关键词
Chip multiprocessors (CMP); On-chip RF interconnect; Orthogonal Frequency Division Multiplexing (OFDM); Dynamic bandwidth allocation; TECHNOLOGY;
D O I
10.1016/j.jpdc.2017.05.002
中图分类号
TP301 [理论、方法];
学科分类号
081202 ;
摘要
As massive microprocessors with thousands of cores are on the horizon, using Radio Frequency (RF) or state-of-the-art nanophotonic on-chip interconnects appears as a solution to cope with current latency constraints. Due to their reliance on numerous static circuitry to generate communication channels, proposed architectures cannot rearbitrate the available bandwidth to on-chip nodes according to instantaneous traffic demands. In this paper, we present an Orthogonal Frequency Division Multiple Access (OFDMA) based wired on-chip RF interconnect as an effective reconfigurable and broadcast capable modulation. A hierarchical 2048-core CMP architecture is explained along with its hybrid cache coherency mechanism. Based on this novel architecture, we introduce an innovative bandwidth arbitration mechanism which allocates more bandwidth to cache-line carrying long packets without requiring extra signaling overhead. Exploiting broadcast capability and effective reconfigurability, we show that this bimodal packet aware communication infrastructure can provide up to 10x less average latency compared to a static counterpart under certain circumstances. (C) 2017 Elsevier Inc. All rights reserved.
引用
收藏
页码:15 / 28
页数:14
相关论文
共 50 条
  • [1] Leakage-aware interconnect for on-chip network
    Tsai, YF
    Narayaynan, V
    Xie, Y
    Irwin, MJ
    DESIGN, AUTOMATION AND TEST IN EUROPE CONFERENCE AND EXHIBITION, VOLS 1 AND 2, PROCEEDINGS, 2005, : 230 - 231
  • [2] QoS aware packet scheduling algorithm for OFDMA systems
    Lei, Haipeng
    Fan, Chen
    Zhang, Xin
    Yang, Dacheng
    2007 IEEE 66TH VEHICULAR TECHNOLOGY CONFERENCE, VOLS 1-5, 2007, : 1877 - 1881
  • [3] Noise-aware power optimization for on-chip interconnect
    Kim, KW
    Jung, SO
    Narayanan, U
    Liu, CL
    Kang, SM
    ISLPED '00: PROCEEDINGS OF THE 2000 INTERNATIONAL SYMPOSIUM ON LOW POWER ELECTRONICS AND DESIGN, 2000, : 108 - 113
  • [4] Noise-aware power optimization for on-chip interconnect
    Kim, Ki-Wook
    Jung, Seong-Ook
    Narayanan, Unni
    Liu, C.L.
    Kang, Sung-Mo
    Proceedings of the International Symposium on Low Power Electronics and Design, Digest of Technical Papers, 2000, : 108 - 113
  • [5] Thermal Aware Design Method for VCSEL-based On-Chip Optical Interconnect
    Li, Hui
    Fourmigue, Alain
    Le Beux, Sebastien
    Letartre, Xavier
    O'Connor, Ian
    Nicolescu, Gabriela
    2015 DESIGN, AUTOMATION & TEST IN EUROPE CONFERENCE & EXHIBITION (DATE), 2015, : 1120 - 1125
  • [7] Packet scheduling for OFDMA based relay networks
    School of Information Engineering, Beijing University of Posts and Telecommunications, Beijing, 100876, China
    J. China Univ. Post Telecom., 2008, 4 (40-45):
  • [8] Channel Aware Deferring Strategies to Improve Packet Scheduling in OFDMA Systems
    Guio, Israel
    Hernandez-Solana, Angela
    Montero, Vanesa
    Lafuente-Martinez, Javier
    Valdovinos, Antonio
    2010 IEEE 6TH INTERNATIONAL CONFERENCE ON WIRELESS AND MOBILE COMPUTING, NETWORKING AND COMMUNICATIONS (WIMOB), 2010, : 294 - 299
  • [9] Reliability-aware design flow for silicon photonics on-chip interconnect
    1763, Institute of Electrical and Electronics Engineers Inc., United States (22):
  • [10] QoS Aware Mixed Traffic Packet Scheduling in OFDMA-based LTE-Advanced Networks
    Kausar, Rehana
    Chen, Yue
    Chai, Kok Keong
    Cuthbert, Laurie
    Schormans, John
    UBICOMM 2010: THE FOURTH INTERNATIONAL CONFERENCE ON MOBILE UBIQUITOUS COMPUTING, SYSTEMS, SERVICES AND TECHNOLOGIES, 2010, : 53 - 58