A parallel structure for CMOS four-quadrant analog multipliers and its application to a 2-GHz RF downconversion mixer

被引:43
作者
Hsiao, SY [1 ]
Wu, CY [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Integrated Circuits & Syst Lab, Hsinchu 300, Taiwan
关键词
analog multiplier; low voltage; RF mixer; wireless communication;
D O I
10.1109/4.678647
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
A parallel structure for a CMOS four-quadrant analog multiplier is proposed and analyzed. By applying differential input signals to a set of combiners, the multiplication function can be implemented. Based on the proposed structure, a low-voltage high-performance CMOS four-quadrant analog multiplier is designed and fabricated by 0.8-mu m N-well double-poly-double-metal CMOS technology, Experimental results have shown that, under a single 1.2-V supply voltage, the circuit has 0.89% linearity error and 1.1% total harmonic distortion under the maximum-scale input 500-mV(P-P) at both multiplier inputs. The -3-dB bandwidth is 2.2 MHz and the dc current is 2.3 mA, By using the proposed multiplier as a mixer-core and connecting a newly designed output buffer, a CMOS RF downconversion mixer is designed and implemented by 0.5-mu m single-poly-double-metal N-well CMOS technology. The experimental results have shown that, under 3-V supply voltage and 2-dBm LO power, the mixer has -1-dB conversion gain, 2.2-GHz input bandwidth, 180- MHz output bandwidth, and 22-dB noise figure. Under the LO frequency 1.9 GHz and the total de current 21 mA, the third order input intercept point is +7.5 dBm and the input 1-dB compression point is -9 dBm.
引用
收藏
页码:859 / 869
页数:11
相关论文
共 40 条
[1]   Direct-conversion radio transceivers for digital communications [J].
Abidi, AA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (12) :1399-1410
[2]   A 20-V 4-QUADRANT CMOS ANALOG MULTIPLIER [J].
BABANEZHAD, JN ;
TEMES, GC .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1985, 20 (06) :1158-1168
[3]   LARGE SWING CMOS POWER-AMPLIFIER [J].
BREHMER, KE ;
WIESER, JB .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1983, 18 (06) :624-629
[4]   A CMOS 4-QUADRANT ANALOG MULTIPLIER [J].
BULT, K ;
WALLINGA, H .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1986, 21 (03) :430-435
[5]   A CLASS OF ANALOG CMOS CIRCUITS BASED ON THE SQUARE-LAW CHARACTERISTIC OF AN MOS-TRANSISTOR IN SATURATION [J].
BULT, K ;
WALLINGA, H .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (03) :357-365
[6]  
CHAN PY, 1993, P EUR SOL STAT CIRC, P210
[7]   LOW-VOLTAGE ANALOG IC DESIGN IN CMOS TECHNOLOGY [J].
COBAN, AL ;
ALLEN, PE ;
SHI, XD .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-FUNDAMENTAL THEORY AND APPLICATIONS, 1995, 42 (11) :955-958
[8]  
COLLI G, 1996, P ISCAS MAY, P496
[9]   A 1.5 GHZ HIGHLY LINEAR CMOS DOWNCONVERSION MIXER [J].
CROLS, J ;
STEYAERT, MSJ .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1995, 30 (07) :736-742
[10]   A HIGHLY LINEAR CMOS BUFFER AMPLIFIER [J].
FISHER, JA ;
KOCH, R .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1987, 22 (03) :330-334