Fast Analog Layout Prototyping for Nanometer Design Migration

被引:0
|
作者
Weng, Yi-Peng [1 ]
Chen, Hung-Ming [1 ]
Chen, Tung-Chieh [2 ]
Pan, Po-Cheng [1 ]
Chen, Chien-Hung [1 ]
Chen, Wei-Zen [1 ]
机构
[1] Natl Chiao Tung Univ, Inst Elect, Hsinchu 30039, Taiwan
[2] Springsoft Inc, Phys Design Grp, Hsinchu, Taiwan
关键词
D O I
暂无
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an analog layout migration methodology to quickly provide multiple layouts while keeping similar or better circuit performance. Unlike previous works that often generate a single layout that has exactly the same topology with the original layout, this new migration algorithm is able to provide results with different aspect ratios. First, various placement constraints, including topology, matching, and symmetry, are extracted from the original layout. The extracted constraints are hierarchically stored into a topology slicing tree. Placement is performed from the bottom tree nodes to the root tree node. In each tree node, multiple placements for the subtree are recorded. All possible placements under the constraints are recorded in the root node. This algorithm has been successfully applied to a variable gain amplifier and a folded cascode operational amplifier migrating from UMC 90nm to UMC 65nm. The experimental results validate that our approach can provide reasonable layouts, even a better result almost in no time.
引用
收藏
页码:517 / 522
页数:6
相关论文
共 50 条
  • [1] A Fast Prototyping Framework for Analog Layout Migration With Planar Preservation
    Pan, Po-Cheng
    Chin, Ching-Yu
    Chen, Hung-Ming
    Chen, Tung-Chieh
    Lee, Chin-Chieh
    Lin, Jou-Chun
    IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2015, 34 (09) : 1373 - 1386
  • [2] Multi-Device Layout Templates for Nanometer Analog Design
    Elshawy, Mohannad
    Dessouky, Mohamed
    Saif, Sherif
    Mansour, Sherif
    Petrus, Ed
    2014 9TH INTERNATIONAL DESIGN & TEST SYMPOSIUM (IDT), 2014, : 83 - 88
  • [3] Fast prototyping for BiCMOS analog integrated circuits design
    Tomas, J
    Ragbi, E
    Fouillat, P
    Dom, JP
    MICROELECTRONICS EDUCATION, 1998, : 165 - 168
  • [4] Advanced Nanometer Technology Analog Layout Retargeting for Lithography Friendly Design
    Dong, Xuan
    Zhang, Lihong
    2016 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2016, : 1262 - 1265
  • [5] Efficient Analog Layout Prototyping by Layout Reuse with Routing Preservation
    Chin, Ching-Yu
    Pan, Po-Cheng
    Chen, Hung-Ming
    Chen, Tung-Chieh
    Lin, Jou-Chun
    2013 IEEE/ACM INTERNATIONAL CONFERENCE ON COMPUTER-AIDED DESIGN (ICCAD), 2013, : 40 - 47
  • [6] Structured analog layout design
    Lampaert, K
    ANALOG CIRCUIT DESIGN: STRUCTURED MIXED-MODE DESIGN, MULTI-BIT SIGMA-DELTA CONVERTERS, SHORT RANGE RF CIRCUITS, 2002, : 115 - 132
  • [7] Lithography-Friendly Analog Layout Migration
    Dong, Xuan
    Zhang, Lihong
    2015 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), 2015, : 2137 - 2140
  • [8] Fast Prototyping: a system design flow for fast design, prototyping and efficient IP reuse
    Pogodalla, F
    Hersemeule, R
    Coulomb, P
    PROCEEDINGS OF THE SEVENTH INTERNATIONAL WORKSHOP ON HARDWARE/SOFTWARE CODESIGN (CODES'99), 1999, : 69 - 73
  • [9] Fast Prototyping: A system design flow for fast design, prototyping and efficient IP reuse
    Pogodalla, Francois
    Hersemeule, Richard
    Coulomb, Pierre
    Hardware/Software Codesign - Proceedings of the International Workshop, 1999, : 69 - 73
  • [10] Analog CMOS Design in Nanometer Regime
    Sharroush, Sherif M.
    JORDAN JOURNAL OF ELECTRICAL ENGINEERING, 2024, 10 (04): : 563 - 593