Low Execution Efficiency: When General Multi-Core Processor Meets Wireless Communication Protocol

被引:0
作者
Song, Fenglong [1 ]
Zheng, Yasong [1 ,2 ]
Miao, Futao [1 ,2 ]
Ye, Xiaochun [1 ]
Zhang, Hao [1 ]
Fan, Dongrui [1 ]
Liu, Zhiyong [1 ]
机构
[1] Chinese Acad Sci, Inst Comp Technol, State Key Lab Comp Architecture, Beijing, Peoples R China
[2] Univ Chinese Acad Sci, Inst Comp Technol, Beijing, Peoples R China
来源
2013 IEEE 15TH INTERNATIONAL CONFERENCE ON HIGH PERFORMANCE COMPUTING AND COMMUNICATIONS & 2013 IEEE INTERNATIONAL CONFERENCE ON EMBEDDED AND UBIQUITOUS COMPUTING (HPCC_EUC) | 2013年
关键词
User Plane Protocol; Wireless Communication Protocol; Data Centers; General Processor Limitation;
D O I
10.1109/HPCC.and.EUC.2013.129
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Inefficient resource utilization of communication cell and base station is the major limitation of traditional Radio Access Network (RAN), which makes Cloud Radio Access Network (C-RAN) becomes a promising infrastructure. C-RAN data centers face physical constraints in space and power, so the efficient utilization of hardware is more critical. General multi-core processors are universally used in modern data centers, and it has become a critical factor of power, computational density and per-operation energy for modern data centers. In this paper, we select User Plane protocol from WCDMA wireless communication protocols, and implement it as a benchmark firstly. The User Plane protocol is responsible for processing and transferring high volume streaming data between user's mobile terminals and core network. Then, based on its hardware performance counters, we study performance of general multi-core processor when processing User Plane protocol. The evaluation results show that micro-architecture of dominant general multi-core processor is inefficient for User Plane protocol, that is, the dominant micro-architecture mismatches to needs of wireless communication protocols. The random memory access in a large memory address space is a typical characteristic in wireless communication applications, and it incurs high miss ratio of on-chip cache hierarchies. The frequent on-chip cache misses lead to amount of off-chip memory access operations, which incurs longer memory access latency as a dominant factor to degrade overall performance. Finally, we identify the processor's key micro-architecture characteristics that meet needs of wireless communication protocols, which would lead to improved power efficiency in C-RAN data centers.
引用
收藏
页码:906 / 913
页数:8
相关论文
共 15 条
[1]  
[Anonymous], 2010, 25435 3GPP TS
[2]  
[Anonymous], 2010, 25321 3GPP TS
[3]  
[Anonymous], 2010, 25322 3GPP TS
[4]  
China Mobile Research Institute, 2011, White Paper, VVolume 2
[5]  
DAVIS JD, 2005, P 14 INT C PAR ARCH
[6]  
Ferdman Michael, 2012, P 17 C ARCH SUPP PRO
[7]   OPTIMIZING DATA-CENTER TCO WITH SCALE-OUT PROCESSORS [J].
Grot, Boris ;
Hardy, Damien ;
Lotfi-Kamran, Pejman ;
Falsafi, Babak ;
Nicopoulos, Chrysostomos ;
Sazeides, Yiannakis .
IEEE MICRO, 2012, 32 (05) :52-63
[8]  
Hameed R, 2010, CONF PROC INT SYMP C, P37, DOI 10.1145/1816038.1815968
[9]  
HARDAVELLAS N, 2007, 3 BIENN C INN DAT SY
[10]  
Hardavellas Nikos, 2009, P 36 ANNUALINTERNATI