28-nm FD-SOI CMOS Submilliwatt Ring Oscillator-Based Dual-Loop Integer-N PLL for 2.4-GHz Internet-of-Things Applications

被引:6
作者
Gaidioz, David [1 ]
Cathelin, Andreia [1 ]
Deval, Yann [2 ]
机构
[1] STMicroelectronics, F-38926 Crolles, France
[2] Univ Bordeaux, IMS Lab, Bordeaux INP, CNRS UMR 5218, Talence, France
关键词
Phase locked loops; Frequency conversion; Internet of Things; Bandwidth; Topology; Phase noise; Oscillators; Dual-loop phase-locked loop (PLL) architecture; Internet of Things (IoT); PLLs; ring oscillators (ROs); ultralow-power (ULP) frequency synthesizer; PHASE-NOISE; DIGITAL PLL; REDUCTION; SYNTHESIZER; BANDWIDTH; DESIGN; MDLL;
D O I
10.1109/TMTT.2022.3149826
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This article presents a 2.4-GHz low-power compact integer-N ring oscillator-based phase-locked loop (PLL) for Internet of Things (IoT) applications. The proposed integer-N PLL is based on a dual loop Offset-PLL topology to achieve a fine frequency resolution similar to conventional fractional-N PLL. Not using a delta-sigma modulator (DSM) allows an expanded PLL bandwidth without deteriorating the overall noise performance. Implemented in 28 nm CMOS fully depleted silicon on insulator (FD-SOI) technology, the proposed architecture requires a 22-MHz internal reference frequency while achieving a 2-MHz frequency resolution and a 3-MHz PLL bandwidth. Measured prototypes perform -43.9 dBc reference spur, as an average value over all the bluetooth low energy (BLE) band and numerous tested dies, a jitter Figure-of-Merit of -229.6 dB for a power consumption of 0.87 mW and a core area of 0.0256 mm(2).
引用
收藏
页码:2207 / 2216
页数:10
相关论文
共 32 条
[1]   Analysis and Design of a Multi-Core Oscillator for Ultra-Low Phase Noise [J].
Ahmadi-Mehr, Seyed Amir-Reza ;
Tohidian, Massoud ;
Staszewski, Robert Bogdan .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63 (04) :529-539
[2]  
[Anonymous], 2015, IEEE INT SOLIDSTATE
[3]  
Arnaud F, 2020, The Fourth Terminal: Benefits of Body-Biasing Techniques for FDSOI Circuits and Systems, P9
[4]   CMOS mixers and polyphase filters for large image rejection [J].
Behbahani, F ;
Kishigami, Y ;
Leete, J ;
Abidi, AA .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2001, 36 (06) :873-887
[5]  
Bluetooth S., 2019, COR SPEC V5 1
[6]   A 2.5-GHz DDFS-PLL with 1.8-MHz bandwidth in 0.35-μm CMOS [J].
Bonfanti, Andrea ;
De Caro, Davide ;
Grasso, Alfio Dario ;
Pennisi, Salvatore ;
Samori, Carlo ;
Strollo, Antonio G. M. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2008, 43 (06) :1403-1413
[7]  
Bongjin Kim, 2015, 2015 Symposium on VLSI Circuits (VLSI Circuits), pC140, DOI 10.1109/VLSIC.2015.7231355
[8]   Fully Depleted Silicon on Insulator Devices CMOS: The 28-nm Node Is the Perfect Technology for Analog, RF, mmW, and Mixed-Signal System-on-Chip Integration [J].
Cathelin A. .
IEEE Solid-State Circuits Magazine, 2017, 9 (04) :18-26
[9]   Analysis and Design of an Ultra-Low-Power Bluetooth Low-Energy Transmitter With Ring Oscillator-Based ADPLL and 4x Frequency Edge Combiner [J].
Chen, Xing ;
Breiholz, Jacob ;
Yahya, Farah B. ;
Lukas, Christopher J. ;
Kim, Hun-Seok ;
Calhoun, Benton H. ;
Wentzloff, David D. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (05) :1339-1350
[10]   A 2.0-5.5 GHz Wide Bandwidth Ring-Based Digital Fractional-N PLL With Extended Range Multi-Modulus Divider [J].
Elkholy, Ahmed ;
Saxena, Saurabh ;
Nandwana, Romesh Kumar ;
Elshazly, Amr ;
Hanumolu, Pavan Kumar .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2016, 51 (08) :1771-1784