Reconfigurable signal processing ASIC architecture for high speed data communications

被引:0
|
作者
Grayver, E [1 ]
Daneshrad, B [1 ]
机构
[1] Univ Calif Los Angeles, Dept Elect Engn, Integrated Circuits & Syst Lab, Los Angeles, CA 90024 USA
来源
ISCAS '98 - PROCEEDINGS OF THE 1998 INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOLS 1-6 | 1998年
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A flexible and reconfigurable signal processing ASIC architecture has been developed, simulated and synthesized The proposed architecture can be used to realize any one of several functional blocks needed for the physical layer implementation of high speed data communication systems operating at symbol rates over 60 Msamples/sec. In fact multiple instances of a chip based on this architecture each operating in a different mode can be used to realize the entire physical layer of high speed data communication systems. The architecture features the following modes (Functions): real and complex FIR/IIR filtering, least mean square (LMS) based adaptive filtering, Discrete Fourier Transforms (DFT), and direct digital frequency synthesis (DDFS) at up to 60 Msamples/sec, All of the modes are mapped onto a common, regular datapath with minimal configuration logic and routing. Multiple chips operating in the same mode can be cascaded to allow for larger blocks.
引用
收藏
页码:C389 / C392
页数:4
相关论文
共 50 条
  • [1] A reconfigurable 8 GOP ASIC architecture for high-speed data communications
    Grayver, E
    Daneshrad, B
    IEEE JOURNAL ON SELECTED AREAS IN COMMUNICATIONS, 2000, 18 (11) : 2161 - 2171
  • [2] Signal processing ASIC requirements for high-speed wireless data communications
    Daneshrad, B
    CONFERENCE RECORD OF THE THIRTY-SECOND ASILOMAR CONFERENCE ON SIGNALS, SYSTEMS & COMPUTERS, VOLS 1 AND 2, 1998, : 1783 - 1787
  • [3] Reconfigurable signal processing and hardware architecture for broadband wireless communications
    Liang Y.-C.
    Naveen S.
    Pilakkat S.K.
    Marath A.K.
    EURASIP Journal on Wireless Communications and Networking, 2005 (3) : 323 - 332
  • [5] RNS Based Reconfigurable Processor for High Speed Signal Processing
    Garai, Partha
    Dutta, Chaitali Biswas
    TENCON 2014 - 2014 IEEE REGION 10 CONFERENCE, 2014,
  • [6] A reconfigurable architecture for digital signal processing
    Schlereth, F
    Emeny, S
    Slamani, MA
    ERSA 2001: PROCEEDINGS OF THE INTERNATIONAL CONFERENCE ON ENGINEERING OF RECONFIGURABLE SYSTEMS AND ALGORITHMS, 2001, : 92 - 98
  • [7] Digital Signal Processing for High-Speed THz Communications
    YU Jianjun
    WEI Yi
    ChineseJournalofElectronics, 2022, 31 (03) : 534 - 546
  • [8] Digital Signal Processing for High-Speed THz Communications
    Yu Jianjun
    Wei Yi
    CHINESE JOURNAL OF ELECTRONICS, 2022, 31 (03) : 534 - 546
  • [9] Signal processing of high speed nondirective infrared wireless communications
    Natl Tsing Hua Univ, Hsinchu, Taiwan
    J Chin Inst Electr Eng Trans Chin Inst Eng Ser E, 4 (315-328):
  • [10] GENERIC ASIC ARCHITECTURE FOR DIGITAL SIGNAL-PROCESSING
    SMITH, SG
    MORGAN, RW
    PAYNE, JG
    PROCEEDINGS - IEEE INTERNATIONAL CONFERENCE ON COMPUTER DESIGN : VLSI IN COMPUTERS & PROCESSORS, 1989, : 82 - 85