SOC Test Architecture and Method for 3-D ICs

被引:25
作者
Lo, Chih-Yen [1 ]
Hsing, Yu-Tsao [1 ]
Denq, Li-Ming [1 ]
Wu, Cheng-Wen [1 ]
机构
[1] Natl Tsing Hua Univ, Dept Elect Engn, Hsinchu 30013, Taiwan
关键词
3-D IC test; system-on-chip (SOC) test; test architecture; test integration; INTEGRATION;
D O I
10.1109/TCAD.2010.2051732
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
3-D integration provides another way to put more devices in a smaller footprint. However, it also introduces new challenges in testing. Flexible test architecture named test access control system for 3-D integrated circuits (TACS-3D) is proposed for 3-D integrated circuits (IC) testing. Integration of heterogeneous design-for-testability methods for logic, memory, and through-silicon via (TSV) testing further reduces the usage of test pins and TSVs. To highly reuse pre-bond test circuits in post-bond test, an innovative linking mechanism shares TSVs and test pins of the 3-D IC. No matter how many layers are there in the 3-D IC, a large portion of TSVs and test pins is reserved for data application. Therefore, smaller post-bond test time is expected. A test chip composed of a network security processor platform is taken as an example. Less than 0.4% test overhead increases in area and time between 2-D and 3-D cases. Compared with the instinctively direct access, TACS-3D reveals up to 54% test time improvement under the same TSV usage.
引用
收藏
页码:1645 / 1649
页数:5
相关论文
共 12 条
[1]  
[Anonymous], P DES AUT TEST EUR D
[2]   3-D ICs: A novel chip design for improving deep-submicrometer interconnect performance and systems-on-chip integration [J].
Banerjee, K ;
Souri, SJ ;
Kapur, P ;
Saraswat, KC .
PROCEEDINGS OF THE IEEE, 2001, 89 (05) :602-633
[3]   Effective and efficient test architecture design for SOCs [J].
Goel, SK ;
Marinissen, EJ .
INTERNATIONAL TEST CONFERENCE 2002, PROCEEDINGS, 2002, :529-538
[4]   Test scheduling and test access architecture optimization for system-on-chip [J].
Hsu, HS ;
Huang, JR ;
Cheng, KL ;
Wang, CW ;
Huang, CT ;
Wu, CW ;
Lin, YL .
PROCEEDINGS OF THE 11TH ASIAN TEST SYMPOSIUM (ATS 02), 2002, :411-416
[5]  
*IEEE, 2005, IEEE 1500 STAND EMB
[6]  
*IEEE STAND DEP, 1990, IEEE 11491 STAND TES
[7]   Test Challenges for 3D Integrated Circuits [J].
Lee, Hsien-Hsin S. ;
Chakrabarty, Krishnendu .
IEEE DESIGN & TEST OF COMPUTERS, 2009, 26 (05) :26-35
[8]  
LEWIS DL, 2007, P IEEE INT TEST C OC, P1
[9]   STEAC: A platform for automatic SOC test integration [J].
Lo, Chih-Yen ;
Wang, Chen-Hsing ;
Cheng, Kuo-Liang ;
Huang, Jing-Reng ;
Wang, Chih-Wea ;
Wang, Shin-Moe ;
Wu, Cheng-Wen .
IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2007, 15 (05) :541-545
[10]   A structured test re-use methodology for core-based system chips [J].
Varma, P ;
Bhatia, S .
INTERNATIONAL TEST CONFERENCE 1998, PROCEEDINGS, 1998, :294-302