Heterogeneous floorplanner for FPGA

被引:6
作者
Singhal, Love [1 ]
Bozorgzadeh, Elaheh [1 ]
机构
[1] Univ Calif Irvine, Ctr Embedded Comp Syst, Irvine, CA 92697 USA
来源
FCCM 2007: 15TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS | 2007年
关键词
D O I
10.1109/FCCM.2007.31
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
The current generations of FPGA comprise of many specialized hardware cores, like embedded processors, multipliers, RAMs and FIFOs, along with the regular arrays of reconfigurable logic. On any FPGA device, these embedded cores are located at fixed locations only. This makes the task of floorplanning for the applications with heterogeneous components very difficult. Recently, some researchers have started looking into this problem of heterogeneous floorplanning on FPGA. However, all these work suffer from one fundamental flaw which affects the quality of solutions leading to higher device areas or excessively high runtime. In this paper, we propose a heterogeneous floorplanner for the FPGA, HPlan, which is fast and highly efficient in finding floorplans of variety of resources. We present a case study of a real implementation on Xilinx Virtex device. The proposed floorplanner could effectively implement the design with tight resource constraints whereas the traditional floorplanner could not find a feasible floorplan.
引用
收藏
页码:311 / +
页数:2
相关论文
共 5 条
[1]   Fixed-outline floorplanning through better local search [J].
Adya, SN ;
Markov, IL .
2001 INTERNATIONAL CONFERENCE ON COMPUTER DESIGN, ICCD 2001, PROCEEDINGS, 2001, :328-334
[2]   Floorplan design for multi-million gate FPGAs [J].
Cheng, L ;
Wong, MDF .
ICCAD-2004: INTERNATIONAL CONFERENCE ON COMPUTER AIDED DESIGN, IEEE/ACM DIGEST OF TECHNICAL PAPERS, 2004, :292-299
[3]  
FENG Y, 2006, P IEEE INT C VLSI DE, P257
[4]  
Wang MG, 2003, ICCAD-2003: IEEE/ACM DIGEST OF TECHNICAL PAPERS, P891
[5]  
Yuan J, 2005, ASIA S PACIF DES AUT, P1123