Multilevel Half-Rate Phase Detector for Clock and Data Recovery Circuits

被引:5
|
作者
Gimeno, Cecilia [1 ]
Bol, David [1 ]
Flandre, Denis [1 ]
机构
[1] Catholic Univ Louvain, ICTEAM Inst, B-1348 Louvain La Neuve, Belgium
关键词
Clock and data recovery (CDR) circuits; half-rate (HR) phase detector (PD); multilevel (ML); LOCKED-LOOP; CDR;
D O I
10.1109/TVLSI.2018.2826440
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this brief, a half-rate (HR) bang-bang (BB) phase detector (PD) with multiple decision levels is proposed for clock and data recover (CDR) circuits. The combination allows the oscillator to run at half the input data rate while providing information about the sign and magnitude of the phase shift between the PD inputs. This allows a finer control of the frequency of the oscillator in the phase-locked loop (PLL) of the CDR circuit, which results in up to 30% less output clock jitter than with a conventional two-levels HR BB PD. Thanks to this, the bit error rate can be decreased by up to 5x in a 5-Gb/s CDR circuit. The proposed topology was implemented in a 28-nm FDSOI CMOS technology providing average power consumption below 76 mu W with a supply voltage of 1 V. Although multilevel (ML) BB PDs have already been proposed in some PLL-based CDR with very interesting results. a specific design of the PD has to be implemented for an HR system. This brief provides the first ML-HR-BBPD.
引用
收藏
页码:1807 / 1811
页数:5
相关论文
共 50 条
  • [41] Clock and data recovery circuit with two exclusive-OR phase frequency detector
    Kim, DH
    Kang, JK
    ELECTRONICS LETTERS, 2000, 36 (16) : 1347 - 1349
  • [42] A Phase Detector for 12.5Gbps Clock and Data Recovery with Optimal Detection
    Jong, Jae Hyuk
    Choi, Tae-Young
    Jung, Byunghoo
    PROCEEDINGS OF THE IEEE 2009 CUSTOM INTEGRATED CIRCUITS CONFERENCE, 2009, : 551 - 554
  • [43] More Discussions on Intrinsic Frequency Detection Capability of Full-Rate Linear Phase Detector in Clock and Data Recovery
    Byun, Sangjin
    ELECTRONICS, 2018, 7 (06):
  • [44] A Dual-Loop Clock and Data Recovery Circuit With Compact Quarter-Rate CMOS Linear Phase Detector
    Tan, Yung Sern
    Yeo, Kiat Seng
    Boon, Chirn Chye
    Do, Manh Anh
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2012, 59 (06) : 1156 - 1167
  • [45] A 2.5-Gb/s clock and data recovery circuit with a 1/4-rate linear phase detector
    Alavi, SM
    Shoaei, A
    17th ICM 2005: 2005 International Conference on Microelectronics, Proceedings, 2005, : 59 - 62
  • [46] Half-Rate Clock-Embedded Source Synchronous Transceivers in 130-nm CMOS
    Lee, Kyongsu
    Sim, Jae-Yoon
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2014, 22 (10) : 2093 - 2102
  • [47] Clock/data recovery PLL using half-frequency clock
    Rau, M
    Oberst, T
    Lares, R
    Rothermel, A
    Schweer, R
    Menoux, N
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1997, 32 (07) : 1156 - 1159
  • [48] A Lock Detector Loop for Low-power PLL-Based Clock and Data Recovery Circuits
    Chua-Chin Wang
    Zong-You Hou
    Chih-Lin Chen
    Doron Shmilovitz
    Circuits, Systems, and Signal Processing, 2018, 37 : 1692 - 1703
  • [49] A Lock Detector Loop for Low-power PLL-Based Clock and Data Recovery Circuits
    Wang, Chua-Chin
    Hou, Zong-You
    Chen, Chih-Lin
    Shmilovitz, Doron
    CIRCUITS SYSTEMS AND SIGNAL PROCESSING, 2018, 37 (04) : 1692 - 1703
  • [50] A Fast-Lock, Low Jitter, High-Speed Half-Rate CDR Architecture with a Composite Phase Detector (CPD)
    Kakehbra, Zaher
    Mousazadeh, Morteza
    Khoei, Abdollah
    Dadashi, Ali
    PROCEEDINGS OF THE 2019 26TH INTERNATIONAL CONFERENCE MIXED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS (MIXDES 2019), 2019, : 141 - 146