Multilevel Half-Rate Phase Detector for Clock and Data Recovery Circuits

被引:5
|
作者
Gimeno, Cecilia [1 ]
Bol, David [1 ]
Flandre, Denis [1 ]
机构
[1] Catholic Univ Louvain, ICTEAM Inst, B-1348 Louvain La Neuve, Belgium
关键词
Clock and data recovery (CDR) circuits; half-rate (HR) phase detector (PD); multilevel (ML); LOCKED-LOOP; CDR;
D O I
10.1109/TVLSI.2018.2826440
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
In this brief, a half-rate (HR) bang-bang (BB) phase detector (PD) with multiple decision levels is proposed for clock and data recover (CDR) circuits. The combination allows the oscillator to run at half the input data rate while providing information about the sign and magnitude of the phase shift between the PD inputs. This allows a finer control of the frequency of the oscillator in the phase-locked loop (PLL) of the CDR circuit, which results in up to 30% less output clock jitter than with a conventional two-levels HR BB PD. Thanks to this, the bit error rate can be decreased by up to 5x in a 5-Gb/s CDR circuit. The proposed topology was implemented in a 28-nm FDSOI CMOS technology providing average power consumption below 76 mu W with a supply voltage of 1 V. Although multilevel (ML) BB PDs have already been proposed in some PLL-based CDR with very interesting results. a specific design of the PD has to be implemented for an HR system. This brief provides the first ML-HR-BBPD.
引用
收藏
页码:1807 / 1811
页数:5
相关论文
共 50 条
  • [11] A half-rate bang-bang phase/frequency detector for continuous-rate CDR circuits
    Lin, Shao-Hung
    Hsieh, Chang-Lin
    Liu, Shen-Luan
    EDSSC: 2007 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS, VOLS 1 AND 2, PROCEEDINGS, 2007, : 353 - 356
  • [12] A 7 GB/S HALF-RATE CLOCK AND DATA RECOVERY CIRCUIT WITH COMPACT CONTROL LOOP
    Cheng, Yu-Po
    Lee, Yen-Long
    Chien, Ming-Hung
    Chang, Soon-Jyh
    2016 INTERNATIONAL SYMPOSIUM ON VLSI DESIGN, AUTOMATION AND TEST (VLSI-DAT), 2016,
  • [13] A Half-Rate 100 Gb/s Injection-Locked Clock/Data Recovery Circuit
    Samavaty, Behzad
    Green, Michael M.
    2016 14TH IEEE INTERNATIONAL NEW CIRCUITS AND SYSTEMS CONFERENCE (NEWCAS), 2016,
  • [14] Hybrid Timing Error Detector for Baud Rate Multilevel Clock and Data Recovery
    Abdelaziz, Ahmed
    Ahmed, Mohamed
    Musah, Tawfiq
    IEEE OPEN JOURNAL OF CIRCUITS AND SYSTEMS, 2023, 4 : 324 - 335
  • [15] Design of half-rate linear phase detector using MOS current-mode logic gates for 10-Gb/s clock and data recovery circuit
    Shin, JK
    Yoo, TW
    Lee, MS
    7th International Conference on Advanced Communication Technology, Vols 1 and 2, Proceedings, 2005, : 205 - 210
  • [16] A 4-Gb/s half-rate clock and data recovery circuit with a 3-stage VCO
    Zhuang, JC
    Du, QJ
    Kwasniewski, T
    PROCEEDINGS OF THE THIRD IASTED INTERNATIONAL CONFERENCE ON CIRCUITS, SIGNALS, AND SYSTEMS, 2005, : 128 - 131
  • [17] Injection-locked clock recovery using a multiplexed oscillator for half-rate data-recovered applications
    Yang, Ching-Yuan
    Chang, Ken-Hao
    IEICE TRANSACTIONS ON FUNDAMENTALS OF ELECTRONICS COMMUNICATIONS AND COMPUTER SCIENCES, 2008, E91A (01): : 409 - 412
  • [18] A clock recovery circuit using half-rate 4X oversampling PD
    Jang, HW
    Lee, SS
    Kang, JK
    2005 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS (ISCAS), VOLS 1-6, CONFERENCE PROCEEDINGS, 2005, : 2192 - 2195
  • [19] Dual-Band CDR using a Half-Rate Linear Phase Detector
    Hwang, Chorng-Sii
    Cho, Chun-Yung
    Chen, Chung-Chun
    Tsao, Hen-Wai
    IEEE INTERNATIONAL SOC CONFERENCE, PROCEEDINGS, 2009, : 51 - +
  • [20] An 8mW Frequency Detector for 10Gb/s Half-Rate CDR using Clock Phase Selection
    Jalali, Mohammad Sadegh
    Shivnaraine, Ravi
    Sheikholeslami, Ali
    Kibune, Masaya
    Tamura, Hirotaka
    2013 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2013,