A threshold voltage and drain current model for symmetric dual-gate amorphous InGaZnO thin film transistors

被引:8
|
作者
Cai, Minxi [1 ]
Yao, Ruohe [1 ]
机构
[1] South China Univ Technol, Sch Elect & Informat Engn, Guangzhou 510640, Guangdong, Peoples R China
基金
中国国家自然科学基金;
关键词
amorphous InGaZnO; drift-diffusion current; dual-gate; thin film transistors; threshold voltage; FIELD-EFFECT MOBILITY; A-IGZO TFTS; NEGATIVE BIAS; COMPACT MODEL; INSTABILITY; SIMULATION;
D O I
10.1007/s11432-016-9049-2
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
Based on the drift-diffusion theory, a simple threshold voltage and drain current model for symmetric dual-gate (DG) amorphous InGaZnO (a-IGZO) thin film transistors (TFTs) is developed. In the subthreshold region, most of the free electrons are captured by trap states in the bandgap of a-IGZO, thus the ionized trap states are the main contributor to the diffusion component of device drain current. Whereas in the above-threshold region, most of the trap states are ionized, and free electrons increase dramatically with gate voltage, which in turn become the main source of the drift component of device drain current. Therefore, threshold voltage of DG a-IGZO TFTs is defined as the gate voltage where the diffusion component of drain current equals the drift one, which can be determined with physical parameters of a-IGZO. The developed threshold voltage model is proved to be consistent with trap-limited conduction mechanism prevailing in a-IGZO, with the effect of drain bias being also taken into account. The gate overdrive voltage-dependent mobility is well modeled by the derived threshold voltage, and comparisons of the obtained drain current with experiment data show good verification of our model.
引用
收藏
页数:10
相关论文
共 50 条
  • [1] A threshold voltage and drain current model for symmetric dual-gate amorphous InGaZnO thin film transistors
    Minxi Cai
    Ruohe Yao
    Science China Information Sciences, 2018, 61
  • [2] A threshold voltage and drain current model for symmetric dual-gate amorphous In GaZnO thin film transistors
    Minxi CAI
    Ruohe YAO
    Science China(Information Sciences), 2018, 61 (02) : 194 - 203
  • [3] Modeling of Threshold Voltage and Drain Current for Independent Dual-Gate a-InGaZnO Thin-Film Transistors
    Cai, Min-Xi
    Yao, Ruo-He
    2018 14TH IEEE INTERNATIONAL CONFERENCE ON SOLID-STATE AND INTEGRATED CIRCUIT TECHNOLOGY (ICSICT), 2018, : 1235 - 1237
  • [4] Analytical channel potential model of amorphous InGaZnO thin-film transistors with synchronized symmetric dual-gate
    Qin Ting
    Huang Sheng-Xiang
    Liao Cong-Wei
    Yu Tian-Bao
    Deng Lian-Wen
    ACTA PHYSICA SINICA, 2017, 66 (09)
  • [5] Analytical drain current model for symmetric dual-gate amorphous indium gallium zinc oxide thin-film transistors
    Qin, Ting
    Liao, Congwei
    Huang, Shengxiang
    Yu, Tianbao
    Deng, Lianwen
    JAPANESE JOURNAL OF APPLIED PHYSICS, 2018, 57 (01)
  • [6] A threshold voltage definition for modeling asymmetric dual-gate amorphous InGaZnO thin-film transistors with parameter extraction technique
    Cai, Minxi
    Yao, Ruohe
    JOURNAL OF APPLIED PHYSICS, 2019, 125 (08)
  • [7] Transparent dual-gate InGaZnO thin film transistors: OR gate operation
    Lim, Wantae
    Douglas, E. A.
    Lee, Jaewon
    Jang, Junghun
    Craciun, V.
    Norton, D. P.
    Pearton, S. J.
    Ren, F.
    Son, S. Y.
    Yuh, J. H.
    Shen, H.
    Chang, W.
    JOURNAL OF VACUUM SCIENCE & TECHNOLOGY B, 2009, 27 (05): : 2128 - 2131
  • [8] Threshold voltage shift prediction for gate bias stress on amorphous InGaZnO thin film transistors
    Park, Suehye
    Cho, Edward Namkyu
    Yun, Ilgu
    MICROELECTRONICS RELIABILITY, 2012, 52 (9-10) : 2215 - 2219
  • [9] A model for threshold voltage shift under negative gate bias stress in amorphous InGaZnO thin film transistors
    Xu, Piao-Rong
    Yao, Ruo-He
    EUROPEAN PHYSICAL JOURNAL-APPLIED PHYSICS, 2015, 72 (03):
  • [10] A drain current model for amorphous InGaZnO thin film transistors considering temperature effects
    Cai, M. X.
    Yao, R. H.
    SOLID-STATE ELECTRONICS, 2018, 141 : 23 - 30