Low error fixed-width CSD multiplier with efficient sign extension

被引:31
|
作者
Kim, SM [1 ]
Chung, JG
Parhi, KK
机构
[1] Univ Minnesota, Dept Elect & Comp Engn, Minneapolis, MN 55401 USA
[2] Chonbuk Natl Univ, Inst Informat & Commun, Dept Elect & Informat Engn, Chonju 561756, South Korea
关键词
canonic signed digit (CSD); error compensation bias; fixed-width multiplier; quantization;
D O I
10.1109/TCSII.2003.820231
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
This paper presents an error compensation method for fixed-width canonic signed digit (CSD) multipliers. that receive a W-bit input and produce a W-bit product. To efficiently compensate for the quantization error, the truncated bits are divided into two groups (major group and minor group) depending upon their effects on the quantization error. The desired error compensation bias is first expressed in terms of the truncated bits in the major group. Then the effects of the other truncated bits in the minor group are taken care of by a probabilistic estimation. Also, an efficient sign extension reduction method applied to the fixed-width CSD multipliers is proposed. By simulations, it is shown that 25% reduction in the truncation error and 13% hardware complexity can be achieved by the proposed error compensation and sign extension reduction methods, respectively.
引用
收藏
页码:984 / 993
页数:10
相关论文
共 50 条
  • [1] Design of low error CSD fixed-width multiplier
    Kim, SM
    Chung, JG
    Parhi, KK
    2002 IEEE INTERNATIONAL SYMPOSIUM ON CIRCUITS AND SYSTEMS, VOL I, PROCEEDINGS, 2002, : 69 - 72
  • [2] Fixed-Width Group CSD Multiplier Design
    Kim, Yong-Eun
    Cho, Kyung-Ju
    Chung, Jin-Gyun
    Huang, Xinming
    IEICE TRANSACTIONS ON INFORMATION AND SYSTEMS, 2010, E93D (06): : 1497 - 1503
  • [3] Low error fixed-width modified booth multiplier
    Cho, KJ
    Lee, KC
    Chung, JG
    Parhi, KK
    2002 IEEE WORKSHOP ON SIGNAL PROCESSING SYSTEMS, 2002, : 45 - 50
  • [4] A low-error and area-time efficient fixed-width booth multiplier
    Song, MA
    Van, LD
    Huang, TC
    Kuo, SY
    PROCEEDINGS OF THE 46TH IEEE INTERNATIONAL MIDWEST SYMPOSIUM ON CIRCUITS & SYSTEMS, VOLS 1-3, 2003, : 590 - 593
  • [5] Design of low-error fixed-width modified booth multiplier
    Cho, KJ
    Lee, KC
    Chung, JG
    Parhi, KK
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2004, 12 (05) : 522 - 531
  • [6] Design of low-error fixed-width multiplier for DSP applications
    Jou, JM
    Kuang, SR
    ELECTRONICS LETTERS, 1997, 33 (19) : 1597 - 1598
  • [7] Proposal for an Efficient Reconfigurable Fixed-Width Multiplier
    Sudhakar, Aswathy
    Gokila, D.
    RECENT ADVANCES IN NETWORKING, VLSI AND SIGNAL PROCESSING, 2010, : 79 - +
  • [8] Design of Error-Compensated Fixed-Width Multiplier
    Junghare, Aniket V.
    Keote, Rashmi S.
    Karule, P. T.
    2015 INTERNATIONAL CONFERENCE ON COMMUNICATIONS AND SIGNAL PROCESSING (ICCSP), 2015, : 1675 - 1678
  • [9] Low-Error Reconfigurable Fixed-Width Multiplier for Image Processing Applications
    Jeyakumar, Jean Jenifer Nesam
    Sathasivam, Sivanantham
    GAZI UNIVERSITY JOURNAL OF SCIENCE, 2020, 33 (01): : 90 - 104
  • [10] A Low-Error Energy-Efficient Fixed-Width Booth Multiplier With Sign-Digit-Based Conditional Probability Estimation
    Zhang, Ziji
    He, Yajuan
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2018, 65 (02) : 236 - 240