A 90-dB-SNDR Calibration-Free Fully Passive Noise-Shaping SAR ADC With 4x Passive Gain and Second-Order DAC Mismatch Error Shaping

被引:40
作者
Liu, Jiaxin [1 ]
Wang, Xing [2 ]
Gao, Zijie [2 ]
Zhan, Mingtao [2 ]
Tang, Xiyuan [3 ,4 ]
Hsu, Chen-Kai [5 ]
Sun, Nan [2 ,6 ]
机构
[1] Univ Elect Sci & Technol China, Inst Integrated Circuits & Syst, Chengdu 611731, Peoples R China
[2] Tsinghua Univ, Dept Elect Engn, Beijing 100084, Peoples R China
[3] Peking Univ, Ctr Brain Inspired Chips, Inst Artificial Intelligence, Beijing 100080, Peoples R China
[4] Peking Univ, Dept Micro Nanoelect, Beijing 100080, Peoples R China
[5] Analog Devices Inc, Wilmington, MA 01887 USA
[6] Univ Texas Austin, Dept Elect & Comp Engn, Austin, TX 78712 USA
关键词
Analog-to-digital converter (ADC); calibration-free; digital prediction; fully passive; mismatch error shaping (MES); noise-shaping (NS); successive approximation register (SAR); SNDR;
D O I
10.1109/JSSC.2021.3087661
中图分类号
TM [电工技术]; TN [电子技术、通信技术];
学科分类号
0808 ; 0809 ;
摘要
Noise-shaping (NS) successive approximation register (SAR) analog-to-digital converters (ADCs) using passive loop filters have drawn the increasing attentions owing to their simplicity, low power, zero static current, and PVT robustness. However, prior works show the limited resolution because of two main challenges: the thermal noise and the digital-to-analog converter (DAC) mismatch. This article presents a high-resolution full passive NS SAR ADC. It uses an efficient NS filter architecture that realizes a 4x passive gain and the passive summation, significantly reducing the total thermal noise. It also realizes the second-order DAC mismatch error shaping (MES) that is tonefree. A digital prediction is proposed to solve the signal-range loss issue caused by the MES, recovering the ADC input signal range to the full swing. A prototype NS SAR ADC is implemented in 40-nm CMOS process. It measures 90.5-dB signal-to-noise-anddistortion ratio (SNDR) and 94.3-dB dynamic range (DR) over 40-kHz bandwidth without any calibration. It consumes 67.4 mu W power from a 1.1-V supply and occupies 0.061 mm(2) area.
引用
收藏
页码:3412 / 3423
页数:12
相关论文
共 30 条
[1]  
Ahmed I., 2009, IEEE INT SOLID STATE, P164
[2]   Low oversampling ratio 14-b 500-kHz Delta Sigma ADC with a self-calibrated multibit DAC [J].
Baird, RT ;
Fiez, TS .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1996, 31 (03) :312-320
[3]  
Chen ZJ, 2016, IEEE ASIAN SOLID STA, P309, DOI 10.1109/ASSCC.2016.7844197
[4]  
Fredenburg J., 2012, 2012 IEEE International Solid-State Circuits Conference (ISSCC), P468, DOI 10.1109/ISSCC.2012.6177094
[5]   Spectral shaping of circuit errors in digital-to-analog converters [J].
Galton, I .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 1997, 44 (10) :808-817
[6]   Digital cancellation of D/A converter noise in pipelined A/D converters [J].
Galton, I .
IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-ANALOG AND DIGITAL SIGNAL PROCESSING, 2000, 47 (03) :185-196
[7]   A Continuous-Time Zoom ADC for Low-Power Audio Applications [J].
Gonen, Burak ;
Karmakar, Shoubhik ;
van Veldhoven, Robert ;
Makinwa, Kofi A. A. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2020, 55 (04) :1023-1031
[8]  
Guo WJ, 2016, PROC EUR SOLID-STATE, P405, DOI 10.1109/ESSCIRC.2016.7598327
[9]   A Calibration-Free Time-Interleaved Fourth-Order Noise-Shaping SAR ADC [J].
Jie, Lu ;
Zheng, Boyi ;
Flynn, Michael P. .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2019, 54 (12) :3386-3395
[10]   A SELF-CALIBRATING 15 BIT CMOS A/D CONVERTER [J].
LEE, HS ;
HODGES, DA ;
GRAY, PR .
IEEE JOURNAL OF SOLID-STATE CIRCUITS, 1984, 19 (06) :813-819