High-Speed CMOS Frequency Dividers with Symmetric In-Phase and Quadrature Waveforms

被引:1
作者
Park, Sungkyung [1 ]
Park, Chester Sungchung [2 ]
机构
[1] Pusan Natl Univ, Dept Elect Engn, 2 Busandaehak Ro, Busan 46241, South Korea
[2] Konkuk Univ, Dept Elect Engn, 120 Neungdong Ro, Seoul 05029, South Korea
基金
新加坡国家研究基金会;
关键词
Frequency divider; symmetric; 50% duty cycle; high-speed; quadrature; modulus; DESIGN; COUNTER; NOISE; OPTIMIZATION; PRESCALER; CIRCUITS;
D O I
10.1142/S0218126616300063
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Frequency dividers are used in frequency synthesizers to generate specific frequencies or clock (CK) waveforms. As consequences of their operating principles, frequency dividers often produce output waveforms that exhibit duty cycles other than 50%. However, some circuits and systems, including dynamic memory systems and data converters, which accommodate frequency divider outputs, may need symmetric or 50%-duty-cycle clock waveforms to optimize timing margins or to obtain sufficient timing reliability. In this review paper, design principles and methods are studied to produce symmetric waveforms for the in-phase (I) and quadrature (Q) outputs of high-speed CMOS frequency dividers with design considerations from the logic gate level down to the transistor level in terms of speed, reliability, noise, and latency. A compact and robust multi-gigahertz frequency divider with moduli 12, 14, and 16 to provide I and Q outputs with 50% duty cycle is proposed and designed using a 90-nm digital CMOS process technology with 1.2-V supply.
引用
收藏
页数:19
相关论文
共 50 条
[41]   Influence of Curbs on Traffic Crash Frequency on High-Speed Roadways [J].
Jiang, Ximiao ;
Yan, Xuedong ;
Huang, Baoshan ;
Richards, Stephen H. .
TRAFFIC INJURY PREVENTION, 2011, 12 (04) :412-421
[42]   High-speed, high-sensitivity, low-noise scientific CMOS image sensors [J].
Kleinfelder, S .
MICROELECTRONICS: DESIGN, TECHNOLOGY, AND PACKAGING, 2004, 5274 :194-205
[43]   Development and Testing of a High-Frequency Dynamometer for High-Speed Milling Process [J].
Lyu, Yanlin ;
Jamil, Muhammad ;
He, Ning ;
Gupta, Munish Kumar ;
Pimenov, Danil Yurievich .
MACHINES, 2021, 9 (01) :1-16
[44]   A 3.5 mW programmable high speed frequency divider for a 2.4 GHz CMOS frequency synthesizer [J].
Argüello, AMG ;
Navarro, J ;
Van Noije, W .
SBCCI 2005: 18TH SYMPOSIUM ON INTEGRATED CIRCUITS AND SYSTEMS DESIGN, PROCEEDINGS, 2005, :144-148
[45]   CMOS receiver circuits for high-speed data transmission according to LVDS-standard [J].
Hirsch, S ;
Pfleiderer, HJ .
VLSI CIRCUITS AND SYSTEMS, 2003, 5117 :238-244
[46]   A low-power and high-speed impulse-transmission CMOS interface circuit [J].
Nogawa, M ;
Ohtomo, Y ;
Ino, M .
IEICE TRANSACTIONS ON ELECTRONICS, 1995, E78C (12) :1733-1737
[47]   A Full-Wave CMOS Rectifier with High-Speed Comparators for Implantable Medical Devices [J].
Deylamani, Mahnaz Janipoor ;
Abdi, Fatemeh ;
Amiri, Parviz .
JOURNAL OF CIRCUITS SYSTEMS AND COMPUTERS, 2019, 28 (11)
[48]   Fully Integrated Graphene and Carbon Nanotube Interconnects for Gigahertz High-Speed CMOS Electronics [J].
Chen, Xiangyu ;
Akinwande, Deji ;
Lee, Kyeong-Jae ;
Close, Gael F. ;
Yasuda, Shinichi ;
Paul, Bipul C. ;
Fujita, Shinobu ;
Kong, Jing ;
Wong, H. -S. Philip .
IEEE TRANSACTIONS ON ELECTRON DEVICES, 2010, 57 (11) :3137-3143
[49]   A CMOS active pixel image sensor with in-pixel CDS for high-speed cameras [J].
Inoue, T ;
Takeuchi, S ;
Kawahito, S .
SENSORS AND CAMERA SYSTEMS FOR SCIENTIFIC, INDUSTRIAL, AND DIGITAL PHOTOGRAPHY APPLICATIONS V, 2004, 5301 :250-257
[50]   A Wide-Band High-Speed Sample and Hold in 0.35μm CMOS Technology [J].
Moreira, Mateus Bernardino ;
Lapuyade, Herve ;
Rivet, Francois ;
Deval, Yann .
2023 IEEE 14TH LATIN AMERICA SYMPOSIUM ON CIRCUITS AND SYSTEMS, LASCAS, 2023, :165-168