High-Speed CMOS Frequency Dividers with Symmetric In-Phase and Quadrature Waveforms

被引:1
作者
Park, Sungkyung [1 ]
Park, Chester Sungchung [2 ]
机构
[1] Pusan Natl Univ, Dept Elect Engn, 2 Busandaehak Ro, Busan 46241, South Korea
[2] Konkuk Univ, Dept Elect Engn, 120 Neungdong Ro, Seoul 05029, South Korea
基金
新加坡国家研究基金会;
关键词
Frequency divider; symmetric; 50% duty cycle; high-speed; quadrature; modulus; DESIGN; COUNTER; NOISE; OPTIMIZATION; PRESCALER; CIRCUITS;
D O I
10.1142/S0218126616300063
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
Frequency dividers are used in frequency synthesizers to generate specific frequencies or clock (CK) waveforms. As consequences of their operating principles, frequency dividers often produce output waveforms that exhibit duty cycles other than 50%. However, some circuits and systems, including dynamic memory systems and data converters, which accommodate frequency divider outputs, may need symmetric or 50%-duty-cycle clock waveforms to optimize timing margins or to obtain sufficient timing reliability. In this review paper, design principles and methods are studied to produce symmetric waveforms for the in-phase (I) and quadrature (Q) outputs of high-speed CMOS frequency dividers with design considerations from the logic gate level down to the transistor level in terms of speed, reliability, noise, and latency. A compact and robust multi-gigahertz frequency divider with moduli 12, 14, and 16 to provide I and Q outputs with 50% duty cycle is proposed and designed using a 90-nm digital CMOS process technology with 1.2-V supply.
引用
收藏
页数:19
相关论文
共 50 条
  • [1] Design and Application of Power Optimized High-Speed CMOS Frequency Dividers
    Henzler, Stephan
    Koeppe, Siegmar
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2008, 16 (11) : 1513 - 1520
  • [2] High-Speed Wide-Range True-Single-Phase-Clock CMOS Dual Modulus Prescaler
    Li, Xiaoran
    Gao, Jian
    Chen, Zhiming
    Wang, Xinghua
    ELECTRONICS, 2020, 9 (05)
  • [3] The Speed-Power Trade-Off in the Design of CMOS True-Single-Phase-Clock Dividers
    Deng, Zhiming
    Niknejad, Ali M.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2010, 45 (11) : 2457 - 2465
  • [4] Design of high-speed power-efficient MOS current-mode logic frequency dividers
    Alioto, Massimo
    Mita, Rosario
    Palumbo, Gaetano
    IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2006, 53 (11): : 1165 - 1169
  • [5] High-speed CMOS Frequency Divider with Inductive Peaking Technique
    Park, Jung-Woong
    Ahn, Se-Hyuk
    Jeong, Hye-Im
    Kim, Nam-Soo
    TRANSACTIONS ON ELECTRICAL AND ELECTRONIC MATERIALS, 2014, 15 (06) : 309 - 314
  • [6] Bandwidth-Related Optimization in High-Speed Frequency Dividers using SiGe Technology
    Nan, Chao-Zhou
    Yu, Xiao-Peng
    Lim, Wei-Meng
    Hu, Bo-Yu
    Lu, Zheng-Hao
    Liu, Yang
    Yeo, Kiat-Seng
    JOURNAL OF SEMICONDUCTOR TECHNOLOGY AND SCIENCE, 2012, 12 (01) : 107 - 116
  • [7] A Single-Event Transient-Tolerant High-Frequency CMOS Quadrature Phase Oscillator
    Jagtap, Sharayu
    Anmadwar, Saurabh
    Rudrapati, Sivaramakrishna
    Gupta, Shalabh
    IEEE TRANSACTIONS ON NUCLEAR SCIENCE, 2019, 66 (09) : 2072 - 2079
  • [8] An Iterative Quadrature Demodulation for High-Speed Rail Inspection
    Li, Yong
    Liu, Ze
    Zhao, Pengfei
    Liu, Xianglong
    Yin, Chaoying
    JOURNAL OF NONDESTRUCTIVE EVALUATION, 2023, 42 (01)
  • [9] An Iterative Quadrature Demodulation for High-Speed Rail Inspection
    Yong Li
    Ze Liu
    Pengfei Zhao
    Xianglong Liu
    Chaoying Yin
    Journal of Nondestructive Evaluation, 2023, 42
  • [10] Design of High-Speed Iterative Dividers in GF(2m)
    Shieh, Mng-Der
    Lin, Wen-Ching
    Wu, Chien-Ming
    JOURNAL OF INFORMATION SCIENCE AND ENGINEERING, 2011, 27 (03) : 953 - 967