QED Post-Silicon Validation and Debug: Frequently Asked Questions

被引:0
|
作者
Lin, David [1 ]
Mitra, Subhasish [1 ,2 ]
机构
[1] Stanford Univ, Dept Elect Engn, Stanford, CA 94305 USA
[2] Stanford Univ, Dept Comp Sci, Stanford, CA 94305 USA
来源
2014 19TH ASIA AND SOUTH PACIFIC DESIGN AUTOMATION CONFERENCE (ASP-DAC) | 2014年
关键词
Debug; Post-Silicon Validation; Quick Error Detection; Verification; ERROR-DETECTION; VERIFICATION; PROCESSORS; CHECKING;
D O I
暂无
中图分类号
TP3 [计算技术、计算机技术];
学科分类号
0812 ;
摘要
During post-silicon validation and debug, one or more manufactured integrated circuits (ICs) are tested in actual system environments to detect and fix design flaws (bugs). According to several industrial reports, the costs of post-silicon validation and debug are rising faster than design costs. Hence, new techniques are essential to reverse this trend. QED, an acronym for Quick Error Detection, is such a technique that effectively overcomes several post-silicon validation and debug challenges. QED systematically creates a wide variety of validation tests to quickly detect bugs, not only inside processor cores, but also inside uncore components (i.e., components in an SoC that are neither processor cores nor co-processors) of multi-core SoCs. In this paper, we present a brief overview of QED through a series of frequently asked questions.
引用
收藏
页码:478 / 482
页数:5
相关论文
共 50 条
  • [1] QED Post-Silicon Validation and Debug Invited Abstract
    Lin, David
    Mitra, Subhasish
    2014 14TH INTERNATIONAL SYMPOSIUM ON INTEGRATED CIRCUITS (ISIC), 2014, : 62 - 62
  • [2] Symbolic Quick Error Detection for Pre-Silicon and Post-Silicon Validation: Frequently Asked Questions
    Singh, Eshan
    Lin, David
    Barrett, Clark
    Mitra, Subhasish
    IEEE DESIGN & TEST, 2016, 33 (06) : 55 - 62
  • [3] Post-Silicon Validation, Debug and Diagnosis
    Mishra, Prabhat
    Fujita, Masahiro
    Singh, Virendra
    Tamarapalli, Nagesh
    Kumar, Sharad
    Mittal, Rajesh
    2013 26TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2013 12TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID), 2013, : LXIII - LXV
  • [4] Efficient Hierarchical Post-Silicon Validation and Debug
    Kalimuthu, Pandy
    Basu, Kanad
    Schafer, Benjamin Carrion
    2021 34TH INTERNATIONAL CONFERENCE ON VLSI DESIGN AND 2021 20TH INTERNATIONAL CONFERENCE ON EMBEDDED SYSTEMS (VLSID & ES 2021), 2021, : 258 - 263
  • [5] Recent Trends on Post-silicon Validation and Debug: An Overview
    Agalya, R.
    Saravanan, S.
    2017 INTERNATIONAL CONFERENCE ON NETWORKS & ADVANCES IN COMPUTATIONAL TECHNOLOGIES (NETACT), 2017, : 56 - 63
  • [6] A debug scheme to improve the error identification in post-silicon validation
    Choi, Inhyuk
    Jung, Won
    Oh, Hyunggoy
    Kang, Sungho
    PLOS ONE, 2018, 13 (09):
  • [7] Scalable Signal Selection for Post-Silicon Debug
    Hung, Eddie
    Wilton, Steven J. E.
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2013, 21 (06) : 1103 - 1115
  • [8] BackSpace: Formal Analysis for Post-Silicon Debug
    De Paula, Flavio M.
    Gort, Marcel
    Hu, Alan J.
    Wilton, Steven J. E.
    Yang, Jin
    2008 FORMAL METHODS IN COMPUTER-AIDED DESIGN, 2008, : 35 - +
  • [9] On Multiplexed Signal Tracing for Post-Silicon Debug
    Liu, Xiao
    Xu, Qiang
    2011 DESIGN, AUTOMATION & TEST IN EUROPE (DATE), 2011, : 685 - 690
  • [10] Embedded Debug Architecture for Bypassing Blocking Bugs During Post-Silicon Validation
    Daoud, Ehab Anis
    Nicolici, Nicola
    IEEE TRANSACTIONS ON VERY LARGE SCALE INTEGRATION (VLSI) SYSTEMS, 2011, 19 (04) : 559 - 570