Design and Power Analysis of an Ultra-high Speed Fault-tolerant Full-adder Cell in Quantum-dot Cellular Automata

被引:12
作者
Khosroshahy, Milad Bagherian [1 ]
Abdoli, Alireza [1 ]
Rahmani, Amir Masoud [2 ]
机构
[1] Shahid Beheshti Univ, Dept Comp Sci & Engn, Tehran, GC, Iran
[2] Natl Yunlin Univ Sci & Technol, Future Technol Res Ctr, 123 Univ Rd,Sect 3, Touliu 64002, Yunlin, Taiwan
关键词
Quantum-dot Cellular Automata; Arithmetic computing; Single-layer circuit design; Full-adder design; Fault tolerance; Energy dissipation analysis; RAM CELL; QCA; EFFICIENT; GATE;
D O I
10.1007/s10773-022-05013-0
中图分类号
O4 [物理学];
学科分类号
0702 ;
摘要
The Quantum Cellular Automata (QCA) technology was proposed in response to the limitations of CMOS technology. In addition, the full-adder cell (FAC) is a crucial part of arithmetic computing so that efficient designs can play a significant role. We designed a fault-tolerant FAC implemented on a single-layer, with no rotated or constant cells that significantly improve the design's manufacturability. Moreover, to further simplify the manufacturing of our proposed circuit, we present a real clocking scheme that clusters the proposed design based on clock regions. Besides, the design can tolerate a single omission fault. As a result, the proposed design shows considerable complexity, area consumption, and energy dissipation improvements by almost 22.7%, 43.75%, and 21% in 1 E-k, respectively. Additionally, the proposed fault-tolerant FAC improves the complexity, area consumption, latency, and total energy dissipation by almost 22.5%, 8%, 33.33%, and 37.74% in 1 E-k compared to the cutting-edge QCA-based single-layer fault-tolerant FAC designs.
引用
收藏
页数:19
相关论文
共 41 条
  • [1] Abdoli A, 2019, ARXIV PREPRINT ARXIV
  • [2] Abdoli A., 2015, 2015 CSI S REAL TIM, P1
  • [3] A novel QCA shuffle-exchange network architecture with multicast and broadcast communication capabilities
    Abutaleb, M. M.
    [J]. MICROELECTRONICS JOURNAL, 2019, 93
  • [4] A novel power-efficient high-speed clock management unit using quantum-dot cellular automata
    Abutaleb, M. M.
    [J]. JOURNAL OF NANOPARTICLE RESEARCH, 2017, 19 (04)
  • [5] Performance evaluation of an ultra-high speed adder based on quantum-dot cellular automata
    Ahmad F.
    John M.U.
    Khosroshahy M.B.
    Sarmadi S.
    Bhat G.M.
    Peer Z.A.
    Wani S.J.
    [J]. International Journal of Information Technology, 2019, 11 (3) : 467 - 478
  • [6] An efficient fault-tolerant arithmetic logic unit using a novel fault-tolerant 5-input majority gate in quantum-dot cellular automata
    Ahmadpour, Seyed-Sajad
    Mosleh, Mohammad
    Heikalabad, Saeed Rasouli
    [J]. COMPUTERS & ELECTRICAL ENGINEERING, 2020, 82
  • [7] Robust QCA full-adders using an efficient fault-tolerant five-input majority gate
    Ahmadpour, Seyed-Sajad
    Mosleh, Mohammad
    Heikalabad, Saeed Rasouli
    [J]. INTERNATIONAL JOURNAL OF CIRCUIT THEORY AND APPLICATIONS, 2019, 47 (07) : 1037 - 1056
  • [8] [Anonymous], 2020, INDONESIAN J ELECT E
  • [9] Bagherian Khosroshahy M., 2021, SN COMPUT SCI, V2, P422, DOI [10.1007/s42979-021-00811-5, DOI 10.1007/S42979-021-00811-5]
  • [10] USE: A Universal, Scalable, and Efficient Clocking Scheme for QCA
    Campos, Caio Araujo T.
    Marciano, Abner L.
    Vilela Neto, Omar P.
    Torres, Frank Sill
    [J]. IEEE TRANSACTIONS ON COMPUTER-AIDED DESIGN OF INTEGRATED CIRCUITS AND SYSTEMS, 2016, 35 (03) : 513 - 517