A host/co-processor FPGA-based architecture for fast image processing

被引:0
作者
Kalomiros, John A. [1 ]
Lygouras, John [2 ]
机构
[1] Technol & Educ Inst Serres, Dept Informat & Commun, Sect Comp Architecture & Ind Applicat, Serres, Greece
[2] Democritus Univ Thrace, Polytech Sch Xanthi, Dept Comp Engn, Sect Elect & Comp Applicat, Komotini, Greece
来源
IDAACS 2007: PROCEEDINGS OF THE 4TH IEEE WORKSHOP ON INTELLIGENT DATA ACQUISITION AND ADVANCED COMPUTING SYSTEMS: TECHNOLOGY AND APPLICATIONS | 2007年
关键词
D O I
暂无
中图分类号
TP18 [人工智能理论];
学科分类号
081104 ; 0812 ; 0835 ; 1405 ;
摘要
A general system architecture for fast image processing, based on a Field Programmable Gate Array (FPGA) co-processor and a host computer, is presented and evaluated Images are transferred to the FPGA board via a high speed USB2.0 channel, implemented with a standard macrocell. A Lab VIEW host application controlling a frame grabber and an industrial camera is used to capture and exchange video data with the hardware co-processor. The FPGA accelerator is based on a Altera Cyclone H chip and is implemented as a system-ona-programmable-chip (SOPC) with the help of an embedded Nios II software processor. The SOPC system integrates the processor, external and on chip memory, the communication channel and a typical image filter appropriate for the evaluation of the system performance. Measured transfer rates over the communication channel and processing times for the implemented hardware filters are presented for various frame sizes. A range of applications is also discussed.
引用
收藏
页码:373 / +
页数:3
相关论文
共 13 条
[1]  
*AV INT SPEC, 2005, MNLAVABUSREF31
[2]  
DIAZ J, 2005, INT C FIELD PROGR LO, P463
[3]   Accelerated image processing on FPGAs [J].
Draper, BA ;
Beveridge, JR ;
Böhm, APW ;
Ross, C ;
Chawathe, M .
IEEE TRANSACTIONS ON IMAGE PROCESSING, 2003, 12 (12) :1543-1551
[4]   A framework for teaching real-time digital signal processing with field-pro,grammable gate arrays [J].
Hall, TS ;
Anderson, DV .
IEEE TRANSACTIONS ON EDUCATION, 2005, 48 (03) :551-558
[5]   Smart camera based on reconfigurable hardware enables diverse real-time applications [J].
Leeser, M ;
Miller, S ;
Yu, HQ .
12TH ANNUAL IEEE SYMPOSIUM ON FIELD-PROGRAMMABLE CUSTOM COMPUTING MACHINES, PROCEEDINGS, 2004, :147-155
[6]  
MacLean W.J., 2005, P 2005 IEEE C COMPUT, P131
[7]  
Petersen R. J., 1995, Field-Programmable Logic and Applications. 5th International Workshop, FPL '95. Proceedings, P293
[8]  
RATHA NK, 1999, IEEE T PARALLEL DIST, V10
[9]  
ROGERS M, 2005, NEWS VIEWS
[10]  
SHIRAZI N, 1995, P 5 INT WORKSH FIELD, P282