Analysis and design of a continuous-time sigma-delta modulator with 20MHz signal bandwidth, 53.6dB dynamic range and 51.4dB SNDR

被引:0
|
作者
Wang, Tao [1 ]
Liang, Liping [2 ]
机构
[1] Tsinghua Univ, Inst Microelect, Beijing 100084, Peoples R China
[2] Tsinghua Univ, Res Inst Informat Technol, Tsinghua Natl Lab Informat Sci & Technol, Beijing, Peoples R China
关键词
continuous time; sigma delta; wide band; ADC;
D O I
10.1109/DELTA.2008.17
中图分类号
TP [自动化技术、计算机技术];
学科分类号
0812 ;
摘要
This paper presents the non-idealities analysis, modelling and circuit implementation of a second-order two-bit Continuous-Time (CT) Sigma-Delta Modulator (SDM). The non-idealities such as quantizer metastability, clock jitter, finite integrator DC gain, circuit noises and non-linearities are discussed. Discrete time (DT) SDM model is first developed and then mapped onto CT-SDM model. Finally the circuit is implemented in 130nm CMOS technology. It achieves a simulated 53.6dB DR and 51.4dB SNDR over a 20MHz: signal bandwidth. The sampling clock frequency is 640MHz, producing an Over-Sampling-Ratio (OSR) of 16. Second order loop is intrinsically stable, while higher order loops tend to be unstable and much effort must be taken to maintain stability. Multi-bit internal quantizer is employed to obtain more aggressive quantization noise suppression and lower clock jitter sensitivity compared with higher order single bit structure. Spectre simulation shows that the power dissipation of the circuit is about 6mW at 1.8V supply.
引用
收藏
页码:79 / +
页数:2
相关论文
共 50 条
  • [41] An 8.5 mW Continuous-Time ΔΣ Modulator With 25 MHz Bandwidth Using Digital Background DAC Linearization to Achieve 63.5 dB SNDR and 81 dB SFDR
    Kauffman, John G.
    Witte, Pascal
    Becker, Joachim
    Ortmanns, Maurits
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2011, 46 (12) : 2869 - 2881
  • [42] A Continuous-time ΔΣ Modulator with 87 dB Dynamic Range in a 2 MHz Signal Bandwidth Using a Switched-Capacitor Return-to-Zero DAC
    Nandi, Timir
    Boominathan, Karthikeya
    Pavan, Shanthi
    2012 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2012,
  • [43] A 80-dB DR, 10-MHz BW Continuous-Time Sigma-Delta Modulator with Low Power Comparators and Switch Drivers
    Xiao, Yuzhong
    Chen, Chixiao
    Wei, Rui
    Jiang, Fan
    Xu, Jun
    Ren, Junyan
    2013 IEEE 10TH INTERNATIONAL CONFERENCE ON ASIC (ASICON), 2013,
  • [44] A 14 bit continuous-time delta-sigma A/D modulator with 2.5 MHz signal bandwidth
    Li, Zhimin
    Fiez, Terri S.
    IEEE JOURNAL OF SOLID-STATE CIRCUITS, 2007, 42 (09) : 1873 - 1883
  • [45] A 0.5-V 90-dB SNDR 102 dB-SFDR audio-band continuous-time delta-sigma modulator
    Chen, Yan
    Pun, Kong-Pang
    ANALOG INTEGRATED CIRCUITS AND SIGNAL PROCESSING, 2012, 71 (02) : 159 - 169
  • [46] A 1-V 60-mu W 85-dB dynamic range continuous-time third-order sigma-delta modulator
    Li Yuanwen
    Qi Da
    Dong Yifeng
    Xu Jun
    Ren Junyan
    JOURNAL OF SEMICONDUCTORS, 2009, 30 (12)
  • [47] A 14-bit and 70-dB Dynamic Range, Continuous Time, Sigma Delta Modulator
    Ducu, Dragos
    2013 8TH INTERNATIONAL SYMPOSIUM ON ADVANCED TOPICS IN ELECTRICAL ENGINEERING (ATEE), 2013,
  • [48] A 1 MHz Bandwidth, Filtering Continuous-Time Delta-Sigma ADC with 36 dBFS Out-of-Band IIP3 and 76 dB SNDR
    Manivannan, Saravana
    Pavan, Shanthi
    2018 IEEE CUSTOM INTEGRATED CIRCUITS CONFERENCE (CICC), 2018,
  • [49] A 0.5-V 81.2 dB SNDR audio-band continuous-time Delta-Sigma modulator with SCR feedback
    Yan Chen
    Kong-Pang Pun
    Peter Kinget
    Analog Integrated Circuits and Signal Processing, 2011, 67 : 285 - 292
  • [50] A 14b Continuous-Time Delta-Sigma Modulator with 2MHz Signal Bandwidth
    Wang, Yibin
    Han, Chenxi
    Li, Dongmei
    Wang, Zhihua
    2014 IEEE INTERNATIONAL CONFERENCE ON ELECTRON DEVICES AND SOLID-STATE CIRCUITS (EDSSC), 2014,